fhc.h 4.4 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980
  1. /* fhc.h: FHC and Clock board register definitions.
  2. *
  3. * Copyright (C) 1997, 1999 David S. Miller ([email protected])
  4. */
  5. #ifndef _SPARC64_FHC_H
  6. #define _SPARC64_FHC_H
  7. /* Clock board register offsets. */
  8. #define CLOCK_CTRL 0x00UL /* Main control */
  9. #define CLOCK_STAT1 0x10UL /* Status one */
  10. #define CLOCK_STAT2 0x20UL /* Status two */
  11. #define CLOCK_PWRSTAT 0x30UL /* Power status */
  12. #define CLOCK_PWRPRES 0x40UL /* Power presence */
  13. #define CLOCK_TEMP 0x50UL /* Temperature */
  14. #define CLOCK_IRQDIAG 0x60UL /* IRQ diagnostics */
  15. #define CLOCK_PWRSTAT2 0x70UL /* Power status two */
  16. #define CLOCK_CTRL_LLED 0x04 /* Left LED, 0 == on */
  17. #define CLOCK_CTRL_MLED 0x02 /* Mid LED, 1 == on */
  18. #define CLOCK_CTRL_RLED 0x01 /* RIght LED, 1 == on */
  19. /* Firehose controller register offsets */
  20. #define FHC_PREGS_ID 0x00UL /* FHC ID */
  21. #define FHC_ID_VERS 0xf0000000 /* Version of this FHC */
  22. #define FHC_ID_PARTID 0x0ffff000 /* Part ID code (0x0f9f == FHC) */
  23. #define FHC_ID_MANUF 0x0000007e /* Manufacturer (0x3e == SUN's JEDEC)*/
  24. #define FHC_ID_RESV 0x00000001 /* Read as one */
  25. #define FHC_PREGS_RCS 0x10UL /* FHC Reset Control/Status Register */
  26. #define FHC_RCS_POR 0x80000000 /* Last reset was a power cycle */
  27. #define FHC_RCS_SPOR 0x40000000 /* Last reset was sw power on reset */
  28. #define FHC_RCS_SXIR 0x20000000 /* Last reset was sw XIR reset */
  29. #define FHC_RCS_BPOR 0x10000000 /* Last reset was due to POR button */
  30. #define FHC_RCS_BXIR 0x08000000 /* Last reset was due to XIR button */
  31. #define FHC_RCS_WEVENT 0x04000000 /* CPU reset was due to wakeup event */
  32. #define FHC_RCS_CFATAL 0x02000000 /* Centerplane Fatal Error signalled */
  33. #define FHC_RCS_FENAB 0x01000000 /* Fatal errors elicit system reset */
  34. #define FHC_PREGS_CTRL 0x20UL /* FHC Control Register */
  35. #define FHC_CONTROL_ICS 0x00100000 /* Ignore Centerplane Signals */
  36. #define FHC_CONTROL_FRST 0x00080000 /* Fatal Error Reset Enable */
  37. #define FHC_CONTROL_LFAT 0x00040000 /* AC/DC signalled a local error */
  38. #define FHC_CONTROL_SLINE 0x00010000 /* Firmware Synchronization Line */
  39. #define FHC_CONTROL_DCD 0x00008000 /* DC-->DC Converter Disable */
  40. #define FHC_CONTROL_POFF 0x00004000 /* AC/DC Controller PLL Disable */
  41. #define FHC_CONTROL_FOFF 0x00002000 /* FHC Controller PLL Disable */
  42. #define FHC_CONTROL_AOFF 0x00001000 /* CPU A SRAM/SBD Low Power Mode */
  43. #define FHC_CONTROL_BOFF 0x00000800 /* CPU B SRAM/SBD Low Power Mode */
  44. #define FHC_CONTROL_PSOFF 0x00000400 /* Turns off this FHC's power supply */
  45. #define FHC_CONTROL_IXIST 0x00000200 /* 0=FHC tells clock board it exists */
  46. #define FHC_CONTROL_XMSTR 0x00000100 /* 1=Causes this FHC to be XIR master*/
  47. #define FHC_CONTROL_LLED 0x00000040 /* 0=Left LED ON */
  48. #define FHC_CONTROL_MLED 0x00000020 /* 1=Middle LED ON */
  49. #define FHC_CONTROL_RLED 0x00000010 /* 1=Right LED */
  50. #define FHC_CONTROL_BPINS 0x00000003 /* Spare Bidirectional Pins */
  51. #define FHC_PREGS_BSR 0x30UL /* FHC Board Status Register */
  52. #define FHC_BSR_DA64 0x00040000 /* Port A: 0=128bit 1=64bit data path */
  53. #define FHC_BSR_DB64 0x00020000 /* Port B: 0=128bit 1=64bit data path */
  54. #define FHC_BSR_BID 0x0001e000 /* Board ID */
  55. #define FHC_BSR_SA 0x00001c00 /* Port A UPA Speed (from the pins) */
  56. #define FHC_BSR_SB 0x00000380 /* Port B UPA Speed (from the pins) */
  57. #define FHC_BSR_NDIAG 0x00000040 /* Not in Diag Mode */
  58. #define FHC_BSR_NTBED 0x00000020 /* Not in TestBED Mode */
  59. #define FHC_BSR_NIA 0x0000001c /* Jumper, bit 18 in PROM space */
  60. #define FHC_BSR_SI 0x00000001 /* Spare input pin value */
  61. #define FHC_PREGS_ECC 0x40UL /* FHC ECC Control Register (16 bits) */
  62. #define FHC_PREGS_JCTRL 0xf0UL /* FHC JTAG Control Register */
  63. #define FHC_JTAG_CTRL_MENAB 0x80000000 /* Indicates this is JTAG Master */
  64. #define FHC_JTAG_CTRL_MNONE 0x40000000 /* Indicates no JTAG Master present */
  65. #define FHC_PREGS_JCMD 0x100UL /* FHC JTAG Command Register */
  66. #define FHC_IREG_IGN 0x00UL /* This FHC's IGN */
  67. #define FHC_FFREGS_IMAP 0x00UL /* FHC Fanfail IMAP */
  68. #define FHC_FFREGS_ICLR 0x10UL /* FHC Fanfail ICLR */
  69. #define FHC_SREGS_IMAP 0x00UL /* FHC System IMAP */
  70. #define FHC_SREGS_ICLR 0x10UL /* FHC System ICLR */
  71. #define FHC_UREGS_IMAP 0x00UL /* FHC Uart IMAP */
  72. #define FHC_UREGS_ICLR 0x10UL /* FHC Uart ICLR */
  73. #define FHC_TREGS_IMAP 0x00UL /* FHC TOD IMAP */
  74. #define FHC_TREGS_ICLR 0x10UL /* FHC TOD ICLR */
  75. #endif /* !(_SPARC64_FHC_H) */