mbus.h 2.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596
  1. /*
  2. * mbus.h: Various defines for MBUS modules.
  3. *
  4. * Copyright (C) 1995 David S. Miller ([email protected])
  5. */
  6. #ifndef _SPARC_MBUS_H
  7. #define _SPARC_MBUS_H
  8. #include <asm/ross.h> /* HyperSparc stuff */
  9. #include <asm/viking.h> /* Ugh, bug city... */
  10. enum mbus_module {
  11. HyperSparc = 0,
  12. Swift_ok = 4,
  13. Swift_bad_c = 5,
  14. Swift_lots_o_bugs = 6,
  15. Tsunami = 7,
  16. Viking_12 = 8,
  17. Viking_2x = 9,
  18. Viking_30 = 10,
  19. Viking_35 = 11,
  20. Viking_new = 12,
  21. TurboSparc = 13,
  22. SRMMU_INVAL_MOD = 14,
  23. };
  24. extern enum mbus_module srmmu_modtype;
  25. extern unsigned int viking_rev, swift_rev, cypress_rev;
  26. /* HW Mbus module bugs we have to deal with */
  27. #define HWBUG_COPYBACK_BROKEN 0x00000001
  28. #define HWBUG_ASIFLUSH_BROKEN 0x00000002
  29. #define HWBUG_VACFLUSH_BITROT 0x00000004
  30. #define HWBUG_KERN_ACCBROKEN 0x00000008
  31. #define HWBUG_KERN_CBITBROKEN 0x00000010
  32. #define HWBUG_MODIFIED_BITROT 0x00000020
  33. #define HWBUG_PC_BADFAULT_ADDR 0x00000040
  34. #define HWBUG_SUPERSCALAR_BAD 0x00000080
  35. #define HWBUG_PACINIT_BITROT 0x00000100
  36. /* First the module type values. To find out which you have, just load
  37. * the mmu control register from ASI_M_MMUREG alternate address space and
  38. * shift the value right 28 bits.
  39. */
  40. /* IMPL field means the company which produced the chip. */
  41. #define MBUS_VIKING 0x4 /* bleech, Texas Instruments Module */
  42. #define MBUS_LSI 0x3 /* LSI Logics */
  43. #define MBUS_ROSS 0x1 /* Ross is nice */
  44. #define MBUS_FMI 0x0 /* Fujitsu Microelectronics/Swift */
  45. /* Ross Module versions */
  46. #define ROSS_604_REV_CDE 0x0 /* revisions c, d, and e */
  47. #define ROSS_604_REV_F 0x1 /* revision f */
  48. #define ROSS_605 0xf /* revision a, a.1, and a.2 */
  49. #define ROSS_605_REV_B 0xe /* revision b */
  50. /* TI Viking Module versions */
  51. #define VIKING_REV_12 0x1 /* Version 1.2 or SPARCclassic's CPU */
  52. #define VIKING_REV_2 0x2 /* Version 2.1, 2.2, 2.3, and 2.4 */
  53. #define VIKING_REV_30 0x3 /* Version 3.0 */
  54. #define VIKING_REV_35 0x4 /* Version 3.5 */
  55. /* LSI Logics. */
  56. #define LSI_L64815 0x0
  57. /* Fujitsu */
  58. #define FMI_AURORA 0x4 /* MB8690x, a Swift module... */
  59. #define FMI_TURBO 0x5 /* MB86907, a TurboSparc module... */
  60. /* For multiprocessor support we need to be able to obtain the CPU id and
  61. * the MBUS Module id.
  62. */
  63. /* The CPU ID is encoded in the trap base register, 20 bits to the left of
  64. * bit zero, with 2 bits being significant.
  65. */
  66. #define TBR_ID_SHIFT 20
  67. static inline int get_cpuid(void)
  68. {
  69. register int retval;
  70. __asm__ __volatile__("rd %%tbr, %0\n\t"
  71. "srl %0, %1, %0\n\t" :
  72. "=r" (retval) :
  73. "i" (TBR_ID_SHIFT));
  74. return (retval & 3);
  75. }
  76. static inline int get_modid(void)
  77. {
  78. return (get_cpuid() | 0x8);
  79. }
  80. #endif /* !(_SPARC_MBUS_H) */