clk-exynos4415.c 38 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022
  1. /*
  2. * Copyright (c) 2014 Samsung Electronics Co., Ltd.
  3. * Author: Chanwoo Choi <[email protected]>
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License version 2 as
  7. * published by the Free Software Foundation.
  8. *
  9. * Common Clock Framework support for Exynos4415 SoC.
  10. */
  11. #include <linux/clk-provider.h>
  12. #include <linux/of.h>
  13. #include <linux/of_address.h>
  14. #include <linux/platform_device.h>
  15. #include <linux/syscore_ops.h>
  16. #include <dt-bindings/clock/exynos4415.h>
  17. #include "clk.h"
  18. #include "clk-pll.h"
  19. #define SRC_LEFTBUS 0x4200
  20. #define DIV_LEFTBUS 0x4500
  21. #define GATE_IP_LEFTBUS 0x4800
  22. #define GATE_IP_IMAGE 0x4930
  23. #define SRC_RIGHTBUS 0x8200
  24. #define DIV_RIGHTBUS 0x8500
  25. #define GATE_IP_RIGHTBUS 0x8800
  26. #define GATE_IP_PERIR 0x8960
  27. #define EPLL_LOCK 0xc010
  28. #define G3D_PLL_LOCK 0xc020
  29. #define DISP_PLL_LOCK 0xc030
  30. #define ISP_PLL_LOCK 0xc040
  31. #define EPLL_CON0 0xc110
  32. #define EPLL_CON1 0xc114
  33. #define EPLL_CON2 0xc118
  34. #define G3D_PLL_CON0 0xc120
  35. #define G3D_PLL_CON1 0xc124
  36. #define G3D_PLL_CON2 0xc128
  37. #define ISP_PLL_CON0 0xc130
  38. #define ISP_PLL_CON1 0xc134
  39. #define ISP_PLL_CON2 0xc138
  40. #define DISP_PLL_CON0 0xc140
  41. #define DISP_PLL_CON1 0xc144
  42. #define DISP_PLL_CON2 0xc148
  43. #define SRC_TOP0 0xc210
  44. #define SRC_TOP1 0xc214
  45. #define SRC_CAM 0xc220
  46. #define SRC_TV 0xc224
  47. #define SRC_MFC 0xc228
  48. #define SRC_G3D 0xc22c
  49. #define SRC_LCD 0xc234
  50. #define SRC_ISP 0xc238
  51. #define SRC_MAUDIO 0xc23c
  52. #define SRC_FSYS 0xc240
  53. #define SRC_PERIL0 0xc250
  54. #define SRC_PERIL1 0xc254
  55. #define SRC_CAM1 0xc258
  56. #define SRC_TOP_ISP0 0xc25c
  57. #define SRC_TOP_ISP1 0xc260
  58. #define SRC_MASK_TOP 0xc310
  59. #define SRC_MASK_CAM 0xc320
  60. #define SRC_MASK_TV 0xc324
  61. #define SRC_MASK_LCD 0xc334
  62. #define SRC_MASK_ISP 0xc338
  63. #define SRC_MASK_MAUDIO 0xc33c
  64. #define SRC_MASK_FSYS 0xc340
  65. #define SRC_MASK_PERIL0 0xc350
  66. #define SRC_MASK_PERIL1 0xc354
  67. #define DIV_TOP 0xc510
  68. #define DIV_CAM 0xc520
  69. #define DIV_TV 0xc524
  70. #define DIV_MFC 0xc528
  71. #define DIV_G3D 0xc52c
  72. #define DIV_LCD 0xc534
  73. #define DIV_ISP 0xc538
  74. #define DIV_MAUDIO 0xc53c
  75. #define DIV_FSYS0 0xc540
  76. #define DIV_FSYS1 0xc544
  77. #define DIV_FSYS2 0xc548
  78. #define DIV_PERIL0 0xc550
  79. #define DIV_PERIL1 0xc554
  80. #define DIV_PERIL2 0xc558
  81. #define DIV_PERIL3 0xc55c
  82. #define DIV_PERIL4 0xc560
  83. #define DIV_PERIL5 0xc564
  84. #define DIV_CAM1 0xc568
  85. #define DIV_TOP_ISP1 0xc56c
  86. #define DIV_TOP_ISP0 0xc570
  87. #define CLKDIV2_RATIO 0xc580
  88. #define GATE_SCLK_CAM 0xc820
  89. #define GATE_SCLK_TV 0xc824
  90. #define GATE_SCLK_MFC 0xc828
  91. #define GATE_SCLK_G3D 0xc82c
  92. #define GATE_SCLK_LCD 0xc834
  93. #define GATE_SCLK_MAUDIO 0xc83c
  94. #define GATE_SCLK_FSYS 0xc840
  95. #define GATE_SCLK_PERIL 0xc850
  96. #define GATE_IP_CAM 0xc920
  97. #define GATE_IP_TV 0xc924
  98. #define GATE_IP_MFC 0xc928
  99. #define GATE_IP_G3D 0xc92c
  100. #define GATE_IP_LCD 0xc934
  101. #define GATE_IP_FSYS 0xc940
  102. #define GATE_IP_PERIL 0xc950
  103. #define GATE_BLOCK 0xc970
  104. #define APLL_LOCK 0x14000
  105. #define APLL_CON0 0x14100
  106. #define SRC_CPU 0x14200
  107. #define DIV_CPU0 0x14500
  108. #define DIV_CPU1 0x14504
  109. static const unsigned long exynos4415_cmu_clk_regs[] __initconst = {
  110. SRC_LEFTBUS,
  111. DIV_LEFTBUS,
  112. GATE_IP_LEFTBUS,
  113. GATE_IP_IMAGE,
  114. SRC_RIGHTBUS,
  115. DIV_RIGHTBUS,
  116. GATE_IP_RIGHTBUS,
  117. GATE_IP_PERIR,
  118. EPLL_LOCK,
  119. G3D_PLL_LOCK,
  120. DISP_PLL_LOCK,
  121. ISP_PLL_LOCK,
  122. EPLL_CON0,
  123. EPLL_CON1,
  124. EPLL_CON2,
  125. G3D_PLL_CON0,
  126. G3D_PLL_CON1,
  127. G3D_PLL_CON2,
  128. ISP_PLL_CON0,
  129. ISP_PLL_CON1,
  130. ISP_PLL_CON2,
  131. DISP_PLL_CON0,
  132. DISP_PLL_CON1,
  133. DISP_PLL_CON2,
  134. SRC_TOP0,
  135. SRC_TOP1,
  136. SRC_CAM,
  137. SRC_TV,
  138. SRC_MFC,
  139. SRC_G3D,
  140. SRC_LCD,
  141. SRC_ISP,
  142. SRC_MAUDIO,
  143. SRC_FSYS,
  144. SRC_PERIL0,
  145. SRC_PERIL1,
  146. SRC_CAM1,
  147. SRC_TOP_ISP0,
  148. SRC_TOP_ISP1,
  149. SRC_MASK_TOP,
  150. SRC_MASK_CAM,
  151. SRC_MASK_TV,
  152. SRC_MASK_LCD,
  153. SRC_MASK_ISP,
  154. SRC_MASK_MAUDIO,
  155. SRC_MASK_FSYS,
  156. SRC_MASK_PERIL0,
  157. SRC_MASK_PERIL1,
  158. DIV_TOP,
  159. DIV_CAM,
  160. DIV_TV,
  161. DIV_MFC,
  162. DIV_G3D,
  163. DIV_LCD,
  164. DIV_ISP,
  165. DIV_MAUDIO,
  166. DIV_FSYS0,
  167. DIV_FSYS1,
  168. DIV_FSYS2,
  169. DIV_PERIL0,
  170. DIV_PERIL1,
  171. DIV_PERIL2,
  172. DIV_PERIL3,
  173. DIV_PERIL4,
  174. DIV_PERIL5,
  175. DIV_CAM1,
  176. DIV_TOP_ISP1,
  177. DIV_TOP_ISP0,
  178. CLKDIV2_RATIO,
  179. GATE_SCLK_CAM,
  180. GATE_SCLK_TV,
  181. GATE_SCLK_MFC,
  182. GATE_SCLK_G3D,
  183. GATE_SCLK_LCD,
  184. GATE_SCLK_MAUDIO,
  185. GATE_SCLK_FSYS,
  186. GATE_SCLK_PERIL,
  187. GATE_IP_CAM,
  188. GATE_IP_TV,
  189. GATE_IP_MFC,
  190. GATE_IP_G3D,
  191. GATE_IP_LCD,
  192. GATE_IP_FSYS,
  193. GATE_IP_PERIL,
  194. GATE_BLOCK,
  195. APLL_LOCK,
  196. APLL_CON0,
  197. SRC_CPU,
  198. DIV_CPU0,
  199. DIV_CPU1,
  200. };
  201. /* list of all parent clock list */
  202. PNAME(mout_g3d_pllsrc_p) = { "fin_pll", };
  203. PNAME(mout_apll_p) = { "fin_pll", "fout_apll", };
  204. PNAME(mout_g3d_pll_p) = { "fin_pll", "fout_g3d_pll", };
  205. PNAME(mout_isp_pll_p) = { "fin_pll", "fout_isp_pll", };
  206. PNAME(mout_disp_pll_p) = { "fin_pll", "fout_disp_pll", };
  207. PNAME(mout_mpll_user_p) = { "fin_pll", "div_mpll_pre", };
  208. PNAME(mout_epll_p) = { "fin_pll", "fout_epll", };
  209. PNAME(mout_core_p) = { "mout_apll", "mout_mpll_user_c", };
  210. PNAME(mout_hpm_p) = { "mout_apll", "mout_mpll_user_c", };
  211. PNAME(mout_ebi_p) = { "div_aclk_200", "div_aclk_160", };
  212. PNAME(mout_ebi_1_p) = { "mout_ebi", "mout_g3d_pll", };
  213. PNAME(mout_gdl_p) = { "mout_mpll_user_l", };
  214. PNAME(mout_gdr_p) = { "mout_mpll_user_r", };
  215. PNAME(mout_aclk_266_p) = { "mout_mpll_user_t", "mout_g3d_pll", };
  216. PNAME(group_epll_g3dpll_p) = { "mout_epll", "mout_g3d_pll" };
  217. PNAME(group_sclk_p) = { "xxti", "xusbxti",
  218. "none", "mout_isp_pll",
  219. "none", "none", "div_mpll_pre",
  220. "mout_epll", "mout_g3d_pll", };
  221. PNAME(group_spdif_p) = { "mout_audio0", "mout_audio1",
  222. "mout_audio2", "spdif_extclk", };
  223. PNAME(group_sclk_audio2_p) = { "audiocdclk2", "none",
  224. "none", "mout_isp_pll",
  225. "mout_disp_pll", "xusbxti",
  226. "div_mpll_pre", "mout_epll",
  227. "mout_g3d_pll", };
  228. PNAME(group_sclk_audio1_p) = { "audiocdclk1", "none",
  229. "none", "mout_isp_pll",
  230. "mout_disp_pll", "xusbxti",
  231. "div_mpll_pre", "mout_epll",
  232. "mout_g3d_pll", };
  233. PNAME(group_sclk_audio0_p) = { "audiocdclk0", "none",
  234. "none", "mout_isp_pll",
  235. "mout_disp_pll", "xusbxti",
  236. "div_mpll_pre", "mout_epll",
  237. "mout_g3d_pll", };
  238. PNAME(group_fimc_lclk_p) = { "xxti", "xusbxti",
  239. "none", "mout_isp_pll",
  240. "none", "mout_disp_pll",
  241. "mout_mpll_user_t", "mout_epll",
  242. "mout_g3d_pll", };
  243. PNAME(group_sclk_fimd0_p) = { "xxti", "xusbxti",
  244. "m_bitclkhsdiv4_4l", "mout_isp_pll",
  245. "mout_disp_pll", "sclk_hdmiphy",
  246. "div_mpll_pre", "mout_epll",
  247. "mout_g3d_pll", };
  248. PNAME(mout_hdmi_p) = { "sclk_pixel", "sclk_hdmiphy" };
  249. PNAME(mout_mfc_p) = { "mout_mfc_0", "mout_mfc_1" };
  250. PNAME(mout_g3d_p) = { "mout_g3d_0", "mout_g3d_1" };
  251. PNAME(mout_jpeg_p) = { "mout_jpeg_0", "mout_jpeg_1" };
  252. PNAME(mout_jpeg1_p) = { "mout_epll", "mout_g3d_pll" };
  253. PNAME(group_aclk_isp0_300_p) = { "mout_isp_pll", "div_mpll_pre" };
  254. PNAME(group_aclk_isp0_400_user_p) = { "fin_pll", "div_aclk_400_mcuisp" };
  255. PNAME(group_aclk_isp0_300_user_p) = { "fin_pll", "mout_aclk_isp0_300" };
  256. PNAME(group_aclk_isp1_300_user_p) = { "fin_pll", "mout_aclk_isp1_300" };
  257. PNAME(group_mout_mpll_user_t_p) = { "mout_mpll_user_t" };
  258. static const struct samsung_fixed_factor_clock exynos4415_fixed_factor_clks[] __initconst = {
  259. /* HACK: fin_pll hardcoded to xusbxti until detection is implemented. */
  260. FFACTOR(CLK_FIN_PLL, "fin_pll", "xusbxti", 1, 1, 0),
  261. };
  262. static const struct samsung_fixed_rate_clock exynos4415_fixed_rate_clks[] __initconst = {
  263. FRATE(CLK_SCLK_HDMIPHY, "sclk_hdmiphy", NULL, 0, 27000000),
  264. };
  265. static const struct samsung_mux_clock exynos4415_mux_clks[] __initconst = {
  266. /*
  267. * NOTE: Following table is sorted by register address in ascending
  268. * order and then bitfield shift in descending order, as it is done
  269. * in the User's Manual. When adding new entries, please make sure
  270. * that the order is preserved, to avoid merge conflicts and make
  271. * further work with defined data easier.
  272. */
  273. /* SRC_LEFTBUS */
  274. MUX(CLK_MOUT_MPLL_USER_L, "mout_mpll_user_l", mout_mpll_user_p,
  275. SRC_LEFTBUS, 4, 1),
  276. MUX(CLK_MOUT_GDL, "mout_gdl", mout_gdl_p, SRC_LEFTBUS, 0, 1),
  277. /* SRC_RIGHTBUS */
  278. MUX(CLK_MOUT_MPLL_USER_R, "mout_mpll_user_r", mout_mpll_user_p,
  279. SRC_RIGHTBUS, 4, 1),
  280. MUX(CLK_MOUT_GDR, "mout_gdr", mout_gdr_p, SRC_RIGHTBUS, 0, 1),
  281. /* SRC_TOP0 */
  282. MUX(CLK_MOUT_EBI, "mout_ebi", mout_ebi_p, SRC_TOP0, 28, 1),
  283. MUX(CLK_MOUT_ACLK_200, "mout_aclk_200", group_mout_mpll_user_t_p,
  284. SRC_TOP0, 24, 1),
  285. MUX(CLK_MOUT_ACLK_160, "mout_aclk_160", group_mout_mpll_user_t_p,
  286. SRC_TOP0, 20, 1),
  287. MUX(CLK_MOUT_ACLK_100, "mout_aclk_100", group_mout_mpll_user_t_p,
  288. SRC_TOP0, 16, 1),
  289. MUX(CLK_MOUT_ACLK_266, "mout_aclk_266", mout_aclk_266_p,
  290. SRC_TOP0, 12, 1),
  291. MUX(CLK_MOUT_G3D_PLL, "mout_g3d_pll", mout_g3d_pll_p,
  292. SRC_TOP0, 8, 1),
  293. MUX(CLK_MOUT_EPLL, "mout_epll", mout_epll_p, SRC_TOP0, 4, 1),
  294. MUX(CLK_MOUT_EBI_1, "mout_ebi_1", mout_ebi_1_p, SRC_TOP0, 0, 1),
  295. /* SRC_TOP1 */
  296. MUX(CLK_MOUT_ISP_PLL, "mout_isp_pll", mout_isp_pll_p,
  297. SRC_TOP1, 28, 1),
  298. MUX(CLK_MOUT_DISP_PLL, "mout_disp_pll", mout_disp_pll_p,
  299. SRC_TOP1, 16, 1),
  300. MUX(CLK_MOUT_MPLL_USER_T, "mout_mpll_user_t", mout_mpll_user_p,
  301. SRC_TOP1, 12, 1),
  302. MUX(CLK_MOUT_ACLK_400_MCUISP, "mout_aclk_400_mcuisp",
  303. group_mout_mpll_user_t_p, SRC_TOP1, 8, 1),
  304. MUX(CLK_MOUT_G3D_PLLSRC, "mout_g3d_pllsrc", mout_g3d_pllsrc_p,
  305. SRC_TOP1, 0, 1),
  306. /* SRC_CAM */
  307. MUX(CLK_MOUT_CSIS1, "mout_csis1", group_fimc_lclk_p, SRC_CAM, 28, 4),
  308. MUX(CLK_MOUT_CSIS0, "mout_csis0", group_fimc_lclk_p, SRC_CAM, 24, 4),
  309. MUX(CLK_MOUT_CAM1, "mout_cam1", group_fimc_lclk_p, SRC_CAM, 20, 4),
  310. MUX(CLK_MOUT_FIMC3_LCLK, "mout_fimc3_lclk", group_fimc_lclk_p, SRC_CAM,
  311. 12, 4),
  312. MUX(CLK_MOUT_FIMC2_LCLK, "mout_fimc2_lclk", group_fimc_lclk_p, SRC_CAM,
  313. 8, 4),
  314. MUX(CLK_MOUT_FIMC1_LCLK, "mout_fimc1_lclk", group_fimc_lclk_p, SRC_CAM,
  315. 4, 4),
  316. MUX(CLK_MOUT_FIMC0_LCLK, "mout_fimc0_lclk", group_fimc_lclk_p, SRC_CAM,
  317. 0, 4),
  318. /* SRC_TV */
  319. MUX(CLK_MOUT_HDMI, "mout_hdmi", mout_hdmi_p, SRC_TV, 0, 1),
  320. /* SRC_MFC */
  321. MUX(CLK_MOUT_MFC, "mout_mfc", mout_mfc_p, SRC_MFC, 8, 1),
  322. MUX(CLK_MOUT_MFC_1, "mout_mfc_1", group_epll_g3dpll_p, SRC_MFC, 4, 1),
  323. MUX(CLK_MOUT_MFC_0, "mout_mfc_0", group_mout_mpll_user_t_p, SRC_MFC, 0,
  324. 1),
  325. /* SRC_G3D */
  326. MUX(CLK_MOUT_G3D, "mout_g3d", mout_g3d_p, SRC_G3D, 8, 1),
  327. MUX(CLK_MOUT_G3D_1, "mout_g3d_1", group_epll_g3dpll_p, SRC_G3D, 4, 1),
  328. MUX(CLK_MOUT_G3D_0, "mout_g3d_0", group_mout_mpll_user_t_p, SRC_G3D, 0,
  329. 1),
  330. /* SRC_LCD */
  331. MUX(CLK_MOUT_MIPI0, "mout_mipi0", group_fimc_lclk_p, SRC_LCD, 12, 4),
  332. MUX(CLK_MOUT_FIMD0, "mout_fimd0", group_sclk_fimd0_p, SRC_LCD, 0, 4),
  333. /* SRC_ISP */
  334. MUX(CLK_MOUT_TSADC_ISP, "mout_tsadc_isp", group_fimc_lclk_p, SRC_ISP,
  335. 16, 4),
  336. MUX(CLK_MOUT_UART_ISP, "mout_uart_isp", group_fimc_lclk_p, SRC_ISP,
  337. 12, 4),
  338. MUX(CLK_MOUT_SPI1_ISP, "mout_spi1_isp", group_fimc_lclk_p, SRC_ISP,
  339. 8, 4),
  340. MUX(CLK_MOUT_SPI0_ISP, "mout_spi0_isp", group_fimc_lclk_p, SRC_ISP,
  341. 4, 4),
  342. MUX(CLK_MOUT_PWM_ISP, "mout_pwm_isp", group_fimc_lclk_p, SRC_ISP,
  343. 0, 4),
  344. /* SRC_MAUDIO */
  345. MUX(CLK_MOUT_AUDIO0, "mout_audio0", group_sclk_audio0_p, SRC_MAUDIO,
  346. 0, 4),
  347. /* SRC_FSYS */
  348. MUX(CLK_MOUT_TSADC, "mout_tsadc", group_sclk_p, SRC_FSYS, 28, 4),
  349. MUX(CLK_MOUT_MMC2, "mout_mmc2", group_sclk_p, SRC_FSYS, 8, 4),
  350. MUX(CLK_MOUT_MMC1, "mout_mmc1", group_sclk_p, SRC_FSYS, 4, 4),
  351. MUX(CLK_MOUT_MMC0, "mout_mmc0", group_sclk_p, SRC_FSYS, 0, 4),
  352. /* SRC_PERIL0 */
  353. MUX(CLK_MOUT_UART3, "mout_uart3", group_sclk_p, SRC_PERIL0, 12, 4),
  354. MUX(CLK_MOUT_UART2, "mout_uart2", group_sclk_p, SRC_PERIL0, 8, 4),
  355. MUX(CLK_MOUT_UART1, "mout_uart1", group_sclk_p, SRC_PERIL0, 4, 4),
  356. MUX(CLK_MOUT_UART0, "mout_uart0", group_sclk_p, SRC_PERIL0, 0, 4),
  357. /* SRC_PERIL1 */
  358. MUX(CLK_MOUT_SPI2, "mout_spi2", group_sclk_p, SRC_PERIL1, 24, 4),
  359. MUX(CLK_MOUT_SPI1, "mout_spi1", group_sclk_p, SRC_PERIL1, 20, 4),
  360. MUX(CLK_MOUT_SPI0, "mout_spi0", group_sclk_p, SRC_PERIL1, 16, 4),
  361. MUX(CLK_MOUT_SPDIF, "mout_spdif", group_spdif_p, SRC_PERIL1, 8, 4),
  362. MUX(CLK_MOUT_AUDIO2, "mout_audio2", group_sclk_audio2_p, SRC_PERIL1,
  363. 4, 4),
  364. MUX(CLK_MOUT_AUDIO1, "mout_audio1", group_sclk_audio1_p, SRC_PERIL1,
  365. 0, 4),
  366. /* SRC_CPU */
  367. MUX(CLK_MOUT_MPLL_USER_C, "mout_mpll_user_c", mout_mpll_user_p,
  368. SRC_CPU, 24, 1),
  369. MUX(CLK_MOUT_HPM, "mout_hpm", mout_hpm_p, SRC_CPU, 20, 1),
  370. MUX_F(CLK_MOUT_CORE, "mout_core", mout_core_p, SRC_CPU, 16, 1, 0,
  371. CLK_MUX_READ_ONLY),
  372. MUX_F(CLK_MOUT_APLL, "mout_apll", mout_apll_p, SRC_CPU, 0, 1,
  373. CLK_SET_RATE_PARENT, 0),
  374. /* SRC_CAM1 */
  375. MUX(CLK_MOUT_PXLASYNC_CSIS1_FIMC, "mout_pxlasync_csis1",
  376. group_fimc_lclk_p, SRC_CAM1, 20, 1),
  377. MUX(CLK_MOUT_PXLASYNC_CSIS0_FIMC, "mout_pxlasync_csis0",
  378. group_fimc_lclk_p, SRC_CAM1, 16, 1),
  379. MUX(CLK_MOUT_JPEG, "mout_jpeg", mout_jpeg_p, SRC_CAM1, 8, 1),
  380. MUX(CLK_MOUT_JPEG1, "mout_jpeg_1", mout_jpeg1_p, SRC_CAM1, 4, 1),
  381. MUX(CLK_MOUT_JPEG0, "mout_jpeg_0", group_mout_mpll_user_t_p, SRC_CAM1,
  382. 0, 1),
  383. /* SRC_TOP_ISP0 */
  384. MUX(CLK_MOUT_ACLK_ISP0_300, "mout_aclk_isp0_300",
  385. group_aclk_isp0_300_p, SRC_TOP_ISP0, 8, 1),
  386. MUX(CLK_MOUT_ACLK_ISP0_400, "mout_aclk_isp0_400_user",
  387. group_aclk_isp0_400_user_p, SRC_TOP_ISP0, 4, 1),
  388. MUX(CLK_MOUT_ACLK_ISP0_300_USER, "mout_aclk_isp0_300_user",
  389. group_aclk_isp0_300_user_p, SRC_TOP_ISP0, 0, 1),
  390. /* SRC_TOP_ISP1 */
  391. MUX(CLK_MOUT_ACLK_ISP1_300, "mout_aclk_isp1_300",
  392. group_aclk_isp0_300_p, SRC_TOP_ISP1, 4, 1),
  393. MUX(CLK_MOUT_ACLK_ISP1_300_USER, "mout_aclk_isp1_300_user",
  394. group_aclk_isp1_300_user_p, SRC_TOP_ISP1, 0, 1),
  395. };
  396. static const struct samsung_div_clock exynos4415_div_clks[] __initconst = {
  397. /*
  398. * NOTE: Following table is sorted by register address in ascending
  399. * order and then bitfield shift in descending order, as it is done
  400. * in the User's Manual. When adding new entries, please make sure
  401. * that the order is preserved, to avoid merge conflicts and make
  402. * further work with defined data easier.
  403. */
  404. /* DIV_LEFTBUS */
  405. DIV(CLK_DIV_GPL, "div_gpl", "div_gdl", DIV_LEFTBUS, 4, 3),
  406. DIV(CLK_DIV_GDL, "div_gdl", "mout_gdl", DIV_LEFTBUS, 0, 4),
  407. /* DIV_RIGHTBUS */
  408. DIV(CLK_DIV_GPR, "div_gpr", "div_gdr", DIV_RIGHTBUS, 4, 3),
  409. DIV(CLK_DIV_GDR, "div_gdr", "mout_gdr", DIV_RIGHTBUS, 0, 4),
  410. /* DIV_TOP */
  411. DIV(CLK_DIV_ACLK_400_MCUISP, "div_aclk_400_mcuisp",
  412. "mout_aclk_400_mcuisp", DIV_TOP, 24, 3),
  413. DIV(CLK_DIV_EBI, "div_ebi", "mout_ebi_1", DIV_TOP, 16, 3),
  414. DIV(CLK_DIV_ACLK_200, "div_aclk_200", "mout_aclk_200", DIV_TOP, 12, 3),
  415. DIV(CLK_DIV_ACLK_160, "div_aclk_160", "mout_aclk_160", DIV_TOP, 8, 3),
  416. DIV(CLK_DIV_ACLK_100, "div_aclk_100", "mout_aclk_100", DIV_TOP, 4, 4),
  417. DIV(CLK_DIV_ACLK_266, "div_aclk_266", "mout_aclk_266", DIV_TOP, 0, 3),
  418. /* DIV_CAM */
  419. DIV(CLK_DIV_CSIS1, "div_csis1", "mout_csis1", DIV_CAM, 28, 4),
  420. DIV(CLK_DIV_CSIS0, "div_csis0", "mout_csis0", DIV_CAM, 24, 4),
  421. DIV(CLK_DIV_CAM1, "div_cam1", "mout_cam1", DIV_CAM, 20, 4),
  422. DIV(CLK_DIV_FIMC3_LCLK, "div_fimc3_lclk", "mout_fimc3_lclk", DIV_CAM,
  423. 12, 4),
  424. DIV(CLK_DIV_FIMC2_LCLK, "div_fimc2_lclk", "mout_fimc2_lclk", DIV_CAM,
  425. 8, 4),
  426. DIV(CLK_DIV_FIMC1_LCLK, "div_fimc1_lclk", "mout_fimc1_lclk", DIV_CAM,
  427. 4, 4),
  428. DIV(CLK_DIV_FIMC0_LCLK, "div_fimc0_lclk", "mout_fimc0_lclk", DIV_CAM,
  429. 0, 4),
  430. /* DIV_TV */
  431. DIV(CLK_DIV_TV_BLK, "div_tv_blk", "mout_g3d_pll", DIV_TV, 0, 4),
  432. /* DIV_MFC */
  433. DIV(CLK_DIV_MFC, "div_mfc", "mout_mfc", DIV_MFC, 0, 4),
  434. /* DIV_G3D */
  435. DIV(CLK_DIV_G3D, "div_g3d", "mout_g3d", DIV_G3D, 0, 4),
  436. /* DIV_LCD */
  437. DIV_F(CLK_DIV_MIPI0_PRE, "div_mipi0_pre", "div_mipi0", DIV_LCD, 20, 4,
  438. CLK_SET_RATE_PARENT, 0),
  439. DIV(CLK_DIV_MIPI0, "div_mipi0", "mout_mipi0", DIV_LCD, 16, 4),
  440. DIV(CLK_DIV_FIMD0, "div_fimd0", "mout_fimd0", DIV_LCD, 0, 4),
  441. /* DIV_ISP */
  442. DIV(CLK_DIV_UART_ISP, "div_uart_isp", "mout_uart_isp", DIV_ISP, 28, 4),
  443. DIV_F(CLK_DIV_SPI1_ISP_PRE, "div_spi1_isp_pre", "div_spi1_isp",
  444. DIV_ISP, 20, 8, CLK_SET_RATE_PARENT, 0),
  445. DIV(CLK_DIV_SPI1_ISP, "div_spi1_isp", "mout_spi1_isp", DIV_ISP, 16, 4),
  446. DIV_F(CLK_DIV_SPI0_ISP_PRE, "div_spi0_isp_pre", "div_spi0_isp",
  447. DIV_ISP, 8, 8, CLK_SET_RATE_PARENT, 0),
  448. DIV(CLK_DIV_SPI0_ISP, "div_spi0_isp", "mout_spi0_isp", DIV_ISP, 4, 4),
  449. DIV(CLK_DIV_PWM_ISP, "div_pwm_isp", "mout_pwm_isp", DIV_ISP, 0, 4),
  450. /* DIV_MAUDIO */
  451. DIV(CLK_DIV_PCM0, "div_pcm0", "div_audio0", DIV_MAUDIO, 4, 8),
  452. DIV(CLK_DIV_AUDIO0, "div_audio0", "mout_audio0", DIV_MAUDIO, 0, 4),
  453. /* DIV_FSYS0 */
  454. DIV_F(CLK_DIV_TSADC_PRE, "div_tsadc_pre", "div_tsadc", DIV_FSYS0, 8, 8,
  455. CLK_SET_RATE_PARENT, 0),
  456. DIV(CLK_DIV_TSADC, "div_tsadc", "mout_tsadc", DIV_FSYS0, 0, 4),
  457. /* DIV_FSYS1 */
  458. DIV_F(CLK_DIV_MMC1_PRE, "div_mmc1_pre", "div_mmc1", DIV_FSYS1, 24, 8,
  459. CLK_SET_RATE_PARENT, 0),
  460. DIV(CLK_DIV_MMC1, "div_mmc1", "mout_mmc1", DIV_FSYS1, 16, 4),
  461. DIV_F(CLK_DIV_MMC0_PRE, "div_mmc0_pre", "div_mmc0", DIV_FSYS1, 8, 8,
  462. CLK_SET_RATE_PARENT, 0),
  463. DIV(CLK_DIV_MMC0, "div_mmc0", "mout_mmc0", DIV_FSYS1, 0, 4),
  464. /* DIV_FSYS2 */
  465. DIV_F(CLK_DIV_MMC2_PRE, "div_mmc2_pre", "div_mmc2", DIV_FSYS2, 8, 8,
  466. CLK_SET_RATE_PARENT, 0),
  467. DIV_F(CLK_DIV_MMC2_PRE, "div_mmc2", "mout_mmc2", DIV_FSYS2, 0, 4,
  468. CLK_SET_RATE_PARENT, 0),
  469. /* DIV_PERIL0 */
  470. DIV(CLK_DIV_UART3, "div_uart3", "mout_uart3", DIV_PERIL0, 12, 4),
  471. DIV(CLK_DIV_UART2, "div_uart2", "mout_uart2", DIV_PERIL0, 8, 4),
  472. DIV(CLK_DIV_UART1, "div_uart1", "mout_uart1", DIV_PERIL0, 4, 4),
  473. DIV(CLK_DIV_UART0, "div_uart0", "mout_uart0", DIV_PERIL0, 0, 4),
  474. /* DIV_PERIL1 */
  475. DIV_F(CLK_DIV_SPI1_PRE, "div_spi1_pre", "div_spi1", DIV_PERIL1, 24, 8,
  476. CLK_SET_RATE_PARENT, 0),
  477. DIV(CLK_DIV_SPI1, "div_spi1", "mout_spi1", DIV_PERIL1, 16, 4),
  478. DIV_F(CLK_DIV_SPI0_PRE, "div_spi0_pre", "div_spi0", DIV_PERIL1, 8, 8,
  479. CLK_SET_RATE_PARENT, 0),
  480. DIV(CLK_DIV_SPI0, "div_spi0", "mout_spi0", DIV_PERIL1, 0, 4),
  481. /* DIV_PERIL2 */
  482. DIV_F(CLK_DIV_SPI2_PRE, "div_spi2_pre", "div_spi2", DIV_PERIL2, 8, 8,
  483. CLK_SET_RATE_PARENT, 0),
  484. DIV(CLK_DIV_SPI2, "div_spi2", "mout_spi2", DIV_PERIL2, 0, 4),
  485. /* DIV_PERIL4 */
  486. DIV(CLK_DIV_PCM2, "div_pcm2", "div_audio2", DIV_PERIL4, 20, 8),
  487. DIV(CLK_DIV_AUDIO2, "div_audio2", "mout_audio2", DIV_PERIL4, 16, 4),
  488. DIV(CLK_DIV_PCM1, "div_pcm1", "div_audio1", DIV_PERIL4, 20, 8),
  489. DIV(CLK_DIV_AUDIO1, "div_audio1", "mout_audio1", DIV_PERIL4, 0, 4),
  490. /* DIV_PERIL5 */
  491. DIV(CLK_DIV_I2S1, "div_i2s1", "div_audio1", DIV_PERIL5, 0, 6),
  492. /* DIV_CAM1 */
  493. DIV(CLK_DIV_PXLASYNC_CSIS1_FIMC, "div_pxlasync_csis1_fimc",
  494. "mout_pxlasync_csis1", DIV_CAM1, 24, 4),
  495. DIV(CLK_DIV_PXLASYNC_CSIS0_FIMC, "div_pxlasync_csis0_fimc",
  496. "mout_pxlasync_csis0", DIV_CAM1, 20, 4),
  497. DIV(CLK_DIV_JPEG, "div_jpeg", "mout_jpeg", DIV_CAM1, 0, 4),
  498. /* DIV_CPU0 */
  499. DIV(CLK_DIV_CORE2, "div_core2", "div_core", DIV_CPU0, 28, 3),
  500. DIV_F(CLK_DIV_APLL, "div_apll", "mout_apll", DIV_CPU0, 24, 3,
  501. CLK_GET_RATE_NOCACHE, CLK_DIVIDER_READ_ONLY),
  502. DIV(CLK_DIV_PCLK_DBG, "div_pclk_dbg", "div_core2", DIV_CPU0, 20, 3),
  503. DIV(CLK_DIV_ATB, "div_atb", "div_core2", DIV_CPU0, 16, 3),
  504. DIV(CLK_DIV_PERIPH, "div_periph", "div_core2", DIV_CPU0, 12, 3),
  505. DIV(CLK_DIV_COREM1, "div_corem1", "div_core2", DIV_CPU0, 8, 3),
  506. DIV(CLK_DIV_COREM0, "div_corem0", "div_core2", DIV_CPU0, 4, 3),
  507. DIV_F(CLK_DIV_CORE, "div_core", "mout_core", DIV_CPU0, 0, 3,
  508. CLK_GET_RATE_NOCACHE, CLK_DIVIDER_READ_ONLY),
  509. /* DIV_CPU1 */
  510. DIV(CLK_DIV_HPM, "div_hpm", "div_copy", DIV_CPU1, 4, 3),
  511. DIV(CLK_DIV_COPY, "div_copy", "mout_hpm", DIV_CPU1, 0, 3),
  512. };
  513. static const struct samsung_gate_clock exynos4415_gate_clks[] __initconst = {
  514. /*
  515. * NOTE: Following table is sorted by register address in ascending
  516. * order and then bitfield shift in descending order, as it is done
  517. * in the User's Manual. When adding new entries, please make sure
  518. * that the order is preserved, to avoid merge conflicts and make
  519. * further work with defined data easier.
  520. */
  521. /* GATE_IP_LEFTBUS */
  522. GATE(CLK_ASYNC_G3D, "async_g3d", "div_aclk_100", GATE_IP_LEFTBUS, 6,
  523. CLK_IGNORE_UNUSED, 0),
  524. GATE(CLK_ASYNC_MFCL, "async_mfcl", "div_aclk_100", GATE_IP_LEFTBUS, 4,
  525. CLK_IGNORE_UNUSED, 0),
  526. GATE(CLK_ASYNC_TVX, "async_tvx", "div_aclk_100", GATE_IP_LEFTBUS, 3,
  527. CLK_IGNORE_UNUSED, 0),
  528. GATE(CLK_PPMULEFT, "ppmuleft", "div_aclk_100", GATE_IP_LEFTBUS, 1,
  529. CLK_IGNORE_UNUSED, 0),
  530. GATE(CLK_GPIO_LEFT, "gpio_left", "div_aclk_100", GATE_IP_LEFTBUS, 0,
  531. CLK_IGNORE_UNUSED, 0),
  532. /* GATE_IP_IMAGE */
  533. GATE(CLK_PPMUIMAGE, "ppmuimage", "div_aclk_100", GATE_IP_IMAGE,
  534. 9, 0, 0),
  535. GATE(CLK_QEMDMA2, "qe_mdma2", "div_aclk_100", GATE_IP_IMAGE,
  536. 8, 0, 0),
  537. GATE(CLK_QEROTATOR, "qe_rotator", "div_aclk_100", GATE_IP_IMAGE,
  538. 7, 0, 0),
  539. GATE(CLK_SMMUMDMA2, "smmu_mdam2", "div_aclk_100", GATE_IP_IMAGE,
  540. 5, 0, 0),
  541. GATE(CLK_SMMUROTATOR, "smmu_rotator", "div_aclk_100", GATE_IP_IMAGE,
  542. 4, 0, 0),
  543. GATE(CLK_MDMA2, "mdma2", "div_aclk_100", GATE_IP_IMAGE, 2, 0, 0),
  544. GATE(CLK_ROTATOR, "rotator", "div_aclk_100", GATE_IP_IMAGE, 1, 0, 0),
  545. /* GATE_IP_RIGHTBUS */
  546. GATE(CLK_ASYNC_ISPMX, "async_ispmx", "div_aclk_100",
  547. GATE_IP_RIGHTBUS, 9, CLK_IGNORE_UNUSED, 0),
  548. GATE(CLK_ASYNC_MAUDIOX, "async_maudiox", "div_aclk_100",
  549. GATE_IP_RIGHTBUS, 7, CLK_IGNORE_UNUSED, 0),
  550. GATE(CLK_ASYNC_MFCR, "async_mfcr", "div_aclk_100",
  551. GATE_IP_RIGHTBUS, 6, CLK_IGNORE_UNUSED, 0),
  552. GATE(CLK_ASYNC_FSYSD, "async_fsysd", "div_aclk_100",
  553. GATE_IP_RIGHTBUS, 5, CLK_IGNORE_UNUSED, 0),
  554. GATE(CLK_ASYNC_LCD0X, "async_lcd0x", "div_aclk_100",
  555. GATE_IP_RIGHTBUS, 3, CLK_IGNORE_UNUSED, 0),
  556. GATE(CLK_ASYNC_CAMX, "async_camx", "div_aclk_100",
  557. GATE_IP_RIGHTBUS, 2, CLK_IGNORE_UNUSED, 0),
  558. GATE(CLK_PPMURIGHT, "ppmuright", "div_aclk_100",
  559. GATE_IP_RIGHTBUS, 1, CLK_IGNORE_UNUSED, 0),
  560. GATE(CLK_GPIO_RIGHT, "gpio_right", "div_aclk_100",
  561. GATE_IP_RIGHTBUS, 0, CLK_IGNORE_UNUSED, 0),
  562. /* GATE_IP_PERIR */
  563. GATE(CLK_ANTIRBK_APBIF, "antirbk_apbif", "div_aclk_100",
  564. GATE_IP_PERIR, 24, CLK_IGNORE_UNUSED, 0),
  565. GATE(CLK_EFUSE_WRITER_APBIF, "efuse_writer_apbif", "div_aclk_100",
  566. GATE_IP_PERIR, 23, CLK_IGNORE_UNUSED, 0),
  567. GATE(CLK_MONOCNT, "monocnt", "div_aclk_100", GATE_IP_PERIR, 22,
  568. CLK_IGNORE_UNUSED, 0),
  569. GATE(CLK_TZPC6, "tzpc6", "div_aclk_100", GATE_IP_PERIR, 21,
  570. CLK_IGNORE_UNUSED, 0),
  571. GATE(CLK_PROVISIONKEY1, "provisionkey1", "div_aclk_100",
  572. GATE_IP_PERIR, 20, CLK_IGNORE_UNUSED, 0),
  573. GATE(CLK_PROVISIONKEY0, "provisionkey0", "div_aclk_100",
  574. GATE_IP_PERIR, 19, CLK_IGNORE_UNUSED, 0),
  575. GATE(CLK_CMU_ISPPART, "cmu_isppart", "div_aclk_100", GATE_IP_PERIR, 18,
  576. CLK_IGNORE_UNUSED, 0),
  577. GATE(CLK_TMU_APBIF, "tmu_apbif", "div_aclk_100",
  578. GATE_IP_PERIR, 17, 0, 0),
  579. GATE(CLK_KEYIF, "keyif", "div_aclk_100", GATE_IP_PERIR, 16, 0, 0),
  580. GATE(CLK_RTC, "rtc", "div_aclk_100", GATE_IP_PERIR, 15, 0, 0),
  581. GATE(CLK_WDT, "wdt", "div_aclk_100", GATE_IP_PERIR, 14, 0, 0),
  582. GATE(CLK_MCT, "mct", "div_aclk_100", GATE_IP_PERIR, 13, 0, 0),
  583. GATE(CLK_SECKEY, "seckey", "div_aclk_100", GATE_IP_PERIR, 12,
  584. CLK_IGNORE_UNUSED, 0),
  585. GATE(CLK_HDMI_CEC, "hdmi_cec", "div_aclk_100", GATE_IP_PERIR, 11,
  586. CLK_IGNORE_UNUSED, 0),
  587. GATE(CLK_TZPC5, "tzpc5", "div_aclk_100", GATE_IP_PERIR, 10,
  588. CLK_IGNORE_UNUSED, 0),
  589. GATE(CLK_TZPC4, "tzpc4", "div_aclk_100", GATE_IP_PERIR, 9,
  590. CLK_IGNORE_UNUSED, 0),
  591. GATE(CLK_TZPC3, "tzpc3", "div_aclk_100", GATE_IP_PERIR, 8,
  592. CLK_IGNORE_UNUSED, 0),
  593. GATE(CLK_TZPC2, "tzpc2", "div_aclk_100", GATE_IP_PERIR, 7,
  594. CLK_IGNORE_UNUSED, 0),
  595. GATE(CLK_TZPC1, "tzpc1", "div_aclk_100", GATE_IP_PERIR, 6,
  596. CLK_IGNORE_UNUSED, 0),
  597. GATE(CLK_TZPC0, "tzpc0", "div_aclk_100", GATE_IP_PERIR, 5,
  598. CLK_IGNORE_UNUSED, 0),
  599. GATE(CLK_CMU_COREPART, "cmu_corepart", "div_aclk_100", GATE_IP_PERIR, 4,
  600. CLK_IGNORE_UNUSED, 0),
  601. GATE(CLK_CMU_TOPPART, "cmu_toppart", "div_aclk_100", GATE_IP_PERIR, 3,
  602. CLK_IGNORE_UNUSED, 0),
  603. GATE(CLK_PMU_APBIF, "pmu_apbif", "div_aclk_100", GATE_IP_PERIR, 2,
  604. CLK_IGNORE_UNUSED, 0),
  605. GATE(CLK_SYSREG, "sysreg", "div_aclk_100", GATE_IP_PERIR, 1,
  606. CLK_IGNORE_UNUSED, 0),
  607. GATE(CLK_CHIP_ID, "chip_id", "div_aclk_100", GATE_IP_PERIR, 0,
  608. CLK_IGNORE_UNUSED, 0),
  609. /* GATE_SCLK_CAM - non-completed */
  610. GATE(CLK_SCLK_PXLAYSNC_CSIS1_FIMC, "sclk_pxlasync_csis1_fimc",
  611. "div_pxlasync_csis1_fimc", GATE_SCLK_CAM, 11,
  612. CLK_SET_RATE_PARENT, 0),
  613. GATE(CLK_SCLK_PXLAYSNC_CSIS0_FIMC, "sclk_pxlasync_csis0_fimc",
  614. "div_pxlasync_csis0_fimc", GATE_SCLK_CAM,
  615. 10, CLK_SET_RATE_PARENT, 0),
  616. GATE(CLK_SCLK_JPEG, "sclk_jpeg", "div_jpeg",
  617. GATE_SCLK_CAM, 8, CLK_SET_RATE_PARENT, 0),
  618. GATE(CLK_SCLK_CSIS1, "sclk_csis1", "div_csis1",
  619. GATE_SCLK_CAM, 7, CLK_SET_RATE_PARENT, 0),
  620. GATE(CLK_SCLK_CSIS0, "sclk_csis0", "div_csis0",
  621. GATE_SCLK_CAM, 6, CLK_SET_RATE_PARENT, 0),
  622. GATE(CLK_SCLK_CAM1, "sclk_cam1", "div_cam1",
  623. GATE_SCLK_CAM, 5, CLK_SET_RATE_PARENT, 0),
  624. GATE(CLK_SCLK_FIMC3_LCLK, "sclk_fimc3_lclk", "div_fimc3_lclk",
  625. GATE_SCLK_CAM, 3, CLK_SET_RATE_PARENT, 0),
  626. GATE(CLK_SCLK_FIMC2_LCLK, "sclk_fimc2_lclk", "div_fimc2_lclk",
  627. GATE_SCLK_CAM, 2, CLK_SET_RATE_PARENT, 0),
  628. GATE(CLK_SCLK_FIMC1_LCLK, "sclk_fimc1_lclk", "div_fimc1_lclk",
  629. GATE_SCLK_CAM, 1, CLK_SET_RATE_PARENT, 0),
  630. GATE(CLK_SCLK_FIMC0_LCLK, "sclk_fimc0_lclk", "div_fimc0_lclk",
  631. GATE_SCLK_CAM, 0, CLK_SET_RATE_PARENT, 0),
  632. /* GATE_SCLK_TV */
  633. GATE(CLK_SCLK_PIXEL, "sclk_pixel", "div_tv_blk",
  634. GATE_SCLK_TV, 3, CLK_SET_RATE_PARENT, 0),
  635. GATE(CLK_SCLK_HDMI, "sclk_hdmi", "mout_hdmi",
  636. GATE_SCLK_TV, 2, CLK_SET_RATE_PARENT, 0),
  637. GATE(CLK_SCLK_MIXER, "sclk_mixer", "div_tv_blk",
  638. GATE_SCLK_TV, 0, CLK_SET_RATE_PARENT, 0),
  639. /* GATE_SCLK_MFC */
  640. GATE(CLK_SCLK_MFC, "sclk_mfc", "div_mfc",
  641. GATE_SCLK_MFC, 0, CLK_SET_RATE_PARENT, 0),
  642. /* GATE_SCLK_G3D */
  643. GATE(CLK_SCLK_G3D, "sclk_g3d", "div_g3d",
  644. GATE_SCLK_G3D, 0, CLK_SET_RATE_PARENT, 0),
  645. /* GATE_SCLK_LCD */
  646. GATE(CLK_SCLK_MIPIDPHY4L, "sclk_mipidphy4l", "div_mipi0",
  647. GATE_SCLK_LCD, 4, CLK_SET_RATE_PARENT, 0),
  648. GATE(CLK_SCLK_MIPI0, "sclk_mipi0", "div_mipi0_pre",
  649. GATE_SCLK_LCD, 3, CLK_SET_RATE_PARENT, 0),
  650. GATE(CLK_SCLK_MDNIE0, "sclk_mdnie0", "div_fimd0",
  651. GATE_SCLK_LCD, 1, CLK_SET_RATE_PARENT, 0),
  652. GATE(CLK_SCLK_FIMD0, "sclk_fimd0", "div_fimd0",
  653. GATE_SCLK_LCD, 0, CLK_SET_RATE_PARENT, 0),
  654. /* GATE_SCLK_MAUDIO */
  655. GATE(CLK_SCLK_PCM0, "sclk_pcm0", "div_pcm0",
  656. GATE_SCLK_MAUDIO, 1, CLK_SET_RATE_PARENT, 0),
  657. GATE(CLK_SCLK_AUDIO0, "sclk_audio0", "div_audio0",
  658. GATE_SCLK_MAUDIO, 0, CLK_SET_RATE_PARENT, 0),
  659. /* GATE_SCLK_FSYS */
  660. GATE(CLK_SCLK_TSADC, "sclk_tsadc", "div_tsadc_pre",
  661. GATE_SCLK_FSYS, 9, CLK_SET_RATE_PARENT, 0),
  662. GATE(CLK_SCLK_EBI, "sclk_ebi", "div_ebi",
  663. GATE_SCLK_FSYS, 6, CLK_SET_RATE_PARENT, 0),
  664. GATE(CLK_SCLK_MMC2, "sclk_mmc2", "div_mmc2_pre",
  665. GATE_SCLK_FSYS, 2, CLK_SET_RATE_PARENT, 0),
  666. GATE(CLK_SCLK_MMC1, "sclk_mmc1", "div_mmc1_pre",
  667. GATE_SCLK_FSYS, 1, CLK_SET_RATE_PARENT, 0),
  668. GATE(CLK_SCLK_MMC0, "sclk_mmc0", "div_mmc0_pre",
  669. GATE_SCLK_FSYS, 0, CLK_SET_RATE_PARENT, 0),
  670. /* GATE_SCLK_PERIL */
  671. GATE(CLK_SCLK_I2S, "sclk_i2s1", "div_i2s1",
  672. GATE_SCLK_PERIL, 18, CLK_SET_RATE_PARENT, 0),
  673. GATE(CLK_SCLK_PCM2, "sclk_pcm2", "div_pcm2",
  674. GATE_SCLK_PERIL, 16, CLK_SET_RATE_PARENT, 0),
  675. GATE(CLK_SCLK_PCM1, "sclk_pcm1", "div_pcm1",
  676. GATE_SCLK_PERIL, 15, CLK_SET_RATE_PARENT, 0),
  677. GATE(CLK_SCLK_AUDIO2, "sclk_audio2", "div_audio2",
  678. GATE_SCLK_PERIL, 14, CLK_SET_RATE_PARENT, 0),
  679. GATE(CLK_SCLK_AUDIO1, "sclk_audio1", "div_audio1",
  680. GATE_SCLK_PERIL, 13, CLK_SET_RATE_PARENT, 0),
  681. GATE(CLK_SCLK_SPDIF, "sclk_spdif", "mout_spdif",
  682. GATE_SCLK_PERIL, 10, CLK_SET_RATE_PARENT, 0),
  683. GATE(CLK_SCLK_SPI2, "sclk_spi2", "div_spi2_pre",
  684. GATE_SCLK_PERIL, 8, CLK_SET_RATE_PARENT, 0),
  685. GATE(CLK_SCLK_SPI1, "sclk_spi1", "div_spi1_pre",
  686. GATE_SCLK_PERIL, 7, CLK_SET_RATE_PARENT, 0),
  687. GATE(CLK_SCLK_SPI0, "sclk_spi0", "div_spi0_pre",
  688. GATE_SCLK_PERIL, 6, CLK_SET_RATE_PARENT, 0),
  689. GATE(CLK_SCLK_UART3, "sclk_uart3", "div_uart3",
  690. GATE_SCLK_PERIL, 3, CLK_SET_RATE_PARENT, 0),
  691. GATE(CLK_SCLK_UART2, "sclk_uart2", "div_uart2",
  692. GATE_SCLK_PERIL, 2, CLK_SET_RATE_PARENT, 0),
  693. GATE(CLK_SCLK_UART1, "sclk_uart1", "div_uart1",
  694. GATE_SCLK_PERIL, 1, CLK_SET_RATE_PARENT, 0),
  695. GATE(CLK_SCLK_UART0, "sclk_uart0", "div_uart0",
  696. GATE_SCLK_PERIL, 0, CLK_SET_RATE_PARENT, 0),
  697. /* GATE_IP_CAM */
  698. GATE(CLK_SMMUFIMC_LITE2, "smmufimc_lite2", "div_aclk_160", GATE_IP_CAM,
  699. 22, CLK_IGNORE_UNUSED, 0),
  700. GATE(CLK_FIMC_LITE2, "fimc_lite2", "div_aclk_160", GATE_IP_CAM,
  701. 20, CLK_IGNORE_UNUSED, 0),
  702. GATE(CLK_PIXELASYNCM1, "pixelasyncm1", "div_aclk_160", GATE_IP_CAM,
  703. 18, CLK_IGNORE_UNUSED, 0),
  704. GATE(CLK_PIXELASYNCM0, "pixelasyncm0", "div_aclk_160", GATE_IP_CAM,
  705. 17, CLK_IGNORE_UNUSED, 0),
  706. GATE(CLK_PPMUCAMIF, "ppmucamif", "div_aclk_160", GATE_IP_CAM,
  707. 16, CLK_IGNORE_UNUSED, 0),
  708. GATE(CLK_SMMUJPEG, "smmujpeg", "div_aclk_160", GATE_IP_CAM, 11, 0, 0),
  709. GATE(CLK_SMMUFIMC3, "smmufimc3", "div_aclk_160", GATE_IP_CAM, 10, 0, 0),
  710. GATE(CLK_SMMUFIMC2, "smmufimc2", "div_aclk_160", GATE_IP_CAM, 9, 0, 0),
  711. GATE(CLK_SMMUFIMC1, "smmufimc1", "div_aclk_160", GATE_IP_CAM, 8, 0, 0),
  712. GATE(CLK_SMMUFIMC0, "smmufimc0", "div_aclk_160", GATE_IP_CAM, 7, 0, 0),
  713. GATE(CLK_JPEG, "jpeg", "div_aclk_160", GATE_IP_CAM, 6, 0, 0),
  714. GATE(CLK_CSIS1, "csis1", "div_aclk_160", GATE_IP_CAM, 5, 0, 0),
  715. GATE(CLK_CSIS0, "csis0", "div_aclk_160", GATE_IP_CAM, 4, 0, 0),
  716. GATE(CLK_FIMC3, "fimc3", "div_aclk_160", GATE_IP_CAM, 3, 0, 0),
  717. GATE(CLK_FIMC2, "fimc2", "div_aclk_160", GATE_IP_CAM, 2, 0, 0),
  718. GATE(CLK_FIMC1, "fimc1", "div_aclk_160", GATE_IP_CAM, 1, 0, 0),
  719. GATE(CLK_FIMC0, "fimc0", "div_aclk_160", GATE_IP_CAM, 0, 0, 0),
  720. /* GATE_IP_TV */
  721. GATE(CLK_PPMUTV, "ppmutv", "div_aclk_100", GATE_IP_TV, 5, 0, 0),
  722. GATE(CLK_SMMUTV, "smmutv", "div_aclk_100", GATE_IP_TV, 4, 0, 0),
  723. GATE(CLK_HDMI, "hdmi", "div_aclk_100", GATE_IP_TV, 3, 0, 0),
  724. GATE(CLK_MIXER, "mixer", "div_aclk_100", GATE_IP_TV, 1, 0, 0),
  725. GATE(CLK_VP, "vp", "div_aclk_100", GATE_IP_TV, 0, 0, 0),
  726. /* GATE_IP_MFC */
  727. GATE(CLK_PPMUMFC_R, "ppmumfc_r", "div_aclk_200", GATE_IP_MFC, 4,
  728. CLK_IGNORE_UNUSED, 0),
  729. GATE(CLK_PPMUMFC_L, "ppmumfc_l", "div_aclk_200", GATE_IP_MFC, 3,
  730. CLK_IGNORE_UNUSED, 0),
  731. GATE(CLK_SMMUMFC_R, "smmumfc_r", "div_aclk_200", GATE_IP_MFC, 2, 0, 0),
  732. GATE(CLK_SMMUMFC_L, "smmumfc_l", "div_aclk_200", GATE_IP_MFC, 1, 0, 0),
  733. GATE(CLK_MFC, "mfc", "div_aclk_200", GATE_IP_MFC, 0, 0, 0),
  734. /* GATE_IP_G3D */
  735. GATE(CLK_PPMUG3D, "ppmug3d", "div_aclk_200", GATE_IP_G3D, 1,
  736. CLK_IGNORE_UNUSED, 0),
  737. GATE(CLK_G3D, "g3d", "div_aclk_200", GATE_IP_G3D, 0, 0, 0),
  738. /* GATE_IP_LCD */
  739. GATE(CLK_PPMULCD0, "ppmulcd0", "div_aclk_160", GATE_IP_LCD, 5,
  740. CLK_IGNORE_UNUSED, 0),
  741. GATE(CLK_SMMUFIMD0, "smmufimd0", "div_aclk_160", GATE_IP_LCD, 4, 0, 0),
  742. GATE(CLK_DSIM0, "dsim0", "div_aclk_160", GATE_IP_LCD, 3, 0, 0),
  743. GATE(CLK_SMIES, "smies", "div_aclk_160", GATE_IP_LCD, 2, 0, 0),
  744. GATE(CLK_MIE0, "mie0", "div_aclk_160", GATE_IP_LCD, 1, 0, 0),
  745. GATE(CLK_FIMD0, "fimd0", "div_aclk_160", GATE_IP_LCD, 0, 0, 0),
  746. /* GATE_IP_FSYS */
  747. GATE(CLK_TSADC, "tsadc", "div_aclk_200", GATE_IP_FSYS, 20, 0, 0),
  748. GATE(CLK_PPMUFILE, "ppmufile", "div_aclk_200", GATE_IP_FSYS, 17,
  749. CLK_IGNORE_UNUSED, 0),
  750. GATE(CLK_NFCON, "nfcon", "div_aclk_200", GATE_IP_FSYS, 16, 0, 0),
  751. GATE(CLK_USBDEVICE, "usbdevice", "div_aclk_200", GATE_IP_FSYS, 13,
  752. 0, 0),
  753. GATE(CLK_USBHOST, "usbhost", "div_aclk_200", GATE_IP_FSYS, 12, 0, 0),
  754. GATE(CLK_SROMC, "sromc", "div_aclk_200", GATE_IP_FSYS, 11, 0, 0),
  755. GATE(CLK_SDMMC2, "sdmmc2", "div_aclk_200", GATE_IP_FSYS, 7, 0, 0),
  756. GATE(CLK_SDMMC1, "sdmmc1", "div_aclk_200", GATE_IP_FSYS, 6, 0, 0),
  757. GATE(CLK_SDMMC0, "sdmmc0", "div_aclk_200", GATE_IP_FSYS, 5, 0, 0),
  758. GATE(CLK_PDMA1, "pdma1", "div_aclk_200", GATE_IP_FSYS, 1, 0, 0),
  759. GATE(CLK_PDMA0, "pdma0", "div_aclk_200", GATE_IP_FSYS, 0, 0, 0),
  760. /* GATE_IP_PERIL */
  761. GATE(CLK_SPDIF, "spdif", "div_aclk_100", GATE_IP_PERIL, 26, 0, 0),
  762. GATE(CLK_PWM, "pwm", "div_aclk_100", GATE_IP_PERIL, 24, 0, 0),
  763. GATE(CLK_PCM2, "pcm2", "div_aclk_100", GATE_IP_PERIL, 23, 0, 0),
  764. GATE(CLK_PCM1, "pcm1", "div_aclk_100", GATE_IP_PERIL, 22, 0, 0),
  765. GATE(CLK_I2S1, "i2s1", "div_aclk_100", GATE_IP_PERIL, 20, 0, 0),
  766. GATE(CLK_SPI2, "spi2", "div_aclk_100", GATE_IP_PERIL, 18, 0, 0),
  767. GATE(CLK_SPI1, "spi1", "div_aclk_100", GATE_IP_PERIL, 17, 0, 0),
  768. GATE(CLK_SPI0, "spi0", "div_aclk_100", GATE_IP_PERIL, 16, 0, 0),
  769. GATE(CLK_I2CHDMI, "i2chdmi", "div_aclk_100", GATE_IP_PERIL, 14, 0, 0),
  770. GATE(CLK_I2C7, "i2c7", "div_aclk_100", GATE_IP_PERIL, 13, 0, 0),
  771. GATE(CLK_I2C6, "i2c6", "div_aclk_100", GATE_IP_PERIL, 12, 0, 0),
  772. GATE(CLK_I2C5, "i2c5", "div_aclk_100", GATE_IP_PERIL, 11, 0, 0),
  773. GATE(CLK_I2C4, "i2c4", "div_aclk_100", GATE_IP_PERIL, 10, 0, 0),
  774. GATE(CLK_I2C3, "i2c3", "div_aclk_100", GATE_IP_PERIL, 9, 0, 0),
  775. GATE(CLK_I2C2, "i2c2", "div_aclk_100", GATE_IP_PERIL, 8, 0, 0),
  776. GATE(CLK_I2C1, "i2c1", "div_aclk_100", GATE_IP_PERIL, 7, 0, 0),
  777. GATE(CLK_I2C0, "i2c0", "div_aclk_100", GATE_IP_PERIL, 6, 0, 0),
  778. GATE(CLK_UART3, "uart3", "div_aclk_100", GATE_IP_PERIL, 3, 0, 0),
  779. GATE(CLK_UART2, "uart2", "div_aclk_100", GATE_IP_PERIL, 2, 0, 0),
  780. GATE(CLK_UART1, "uart1", "div_aclk_100", GATE_IP_PERIL, 1, 0, 0),
  781. GATE(CLK_UART0, "uart0", "div_aclk_100", GATE_IP_PERIL, 0, 0, 0),
  782. };
  783. /*
  784. * APLL & MPLL & BPLL & ISP_PLL & DISP_PLL & G3D_PLL
  785. */
  786. static const struct samsung_pll_rate_table exynos4415_pll_rates[] __initconst = {
  787. PLL_35XX_RATE(1600000000, 400, 3, 1),
  788. PLL_35XX_RATE(1500000000, 250, 2, 1),
  789. PLL_35XX_RATE(1400000000, 175, 3, 0),
  790. PLL_35XX_RATE(1300000000, 325, 3, 1),
  791. PLL_35XX_RATE(1200000000, 400, 4, 1),
  792. PLL_35XX_RATE(1100000000, 275, 3, 1),
  793. PLL_35XX_RATE(1066000000, 533, 6, 1),
  794. PLL_35XX_RATE(1000000000, 250, 3, 1),
  795. PLL_35XX_RATE(960000000, 320, 4, 1),
  796. PLL_35XX_RATE(900000000, 300, 4, 1),
  797. PLL_35XX_RATE(850000000, 425, 6, 1),
  798. PLL_35XX_RATE(800000000, 200, 3, 1),
  799. PLL_35XX_RATE(700000000, 175, 3, 1),
  800. PLL_35XX_RATE(667000000, 667, 12, 1),
  801. PLL_35XX_RATE(600000000, 400, 4, 2),
  802. PLL_35XX_RATE(550000000, 275, 3, 2),
  803. PLL_35XX_RATE(533000000, 533, 6, 2),
  804. PLL_35XX_RATE(520000000, 260, 3, 2),
  805. PLL_35XX_RATE(500000000, 250, 3, 2),
  806. PLL_35XX_RATE(440000000, 220, 3, 2),
  807. PLL_35XX_RATE(400000000, 200, 3, 2),
  808. PLL_35XX_RATE(350000000, 175, 3, 2),
  809. PLL_35XX_RATE(300000000, 300, 3, 3),
  810. PLL_35XX_RATE(266000000, 266, 3, 3),
  811. PLL_35XX_RATE(200000000, 200, 3, 3),
  812. PLL_35XX_RATE(160000000, 160, 3, 3),
  813. PLL_35XX_RATE(100000000, 200, 3, 4),
  814. { /* sentinel */ }
  815. };
  816. /* EPLL */
  817. static const struct samsung_pll_rate_table exynos4415_epll_rates[] __initconst = {
  818. PLL_36XX_RATE(800000000, 200, 3, 1, 0),
  819. PLL_36XX_RATE(288000000, 96, 2, 2, 0),
  820. PLL_36XX_RATE(192000000, 128, 2, 3, 0),
  821. PLL_36XX_RATE(144000000, 96, 2, 3, 0),
  822. PLL_36XX_RATE(96000000, 128, 2, 4, 0),
  823. PLL_36XX_RATE(84000000, 112, 2, 4, 0),
  824. PLL_36XX_RATE(80750011, 107, 2, 4, 43691),
  825. PLL_36XX_RATE(73728004, 98, 2, 4, 19923),
  826. PLL_36XX_RATE(67987602, 271, 3, 5, 62285),
  827. PLL_36XX_RATE(65911004, 175, 2, 5, 49982),
  828. PLL_36XX_RATE(50000000, 200, 3, 5, 0),
  829. PLL_36XX_RATE(49152003, 131, 2, 5, 4719),
  830. PLL_36XX_RATE(48000000, 128, 2, 5, 0),
  831. PLL_36XX_RATE(45250000, 181, 3, 5, 0),
  832. { /* sentinel */ }
  833. };
  834. static const struct samsung_pll_clock exynos4415_plls[] __initconst = {
  835. PLL(pll_35xx, CLK_FOUT_APLL, "fout_apll", "fin_pll",
  836. APLL_LOCK, APLL_CON0, exynos4415_pll_rates),
  837. PLL(pll_36xx, CLK_FOUT_EPLL, "fout_epll", "fin_pll",
  838. EPLL_LOCK, EPLL_CON0, exynos4415_epll_rates),
  839. PLL(pll_35xx, CLK_FOUT_G3D_PLL, "fout_g3d_pll", "mout_g3d_pllsrc",
  840. G3D_PLL_LOCK, G3D_PLL_CON0, exynos4415_pll_rates),
  841. PLL(pll_35xx, CLK_FOUT_ISP_PLL, "fout_isp_pll", "fin_pll",
  842. ISP_PLL_LOCK, ISP_PLL_CON0, exynos4415_pll_rates),
  843. PLL(pll_35xx, CLK_FOUT_DISP_PLL, "fout_disp_pll",
  844. "fin_pll", DISP_PLL_LOCK, DISP_PLL_CON0, exynos4415_pll_rates),
  845. };
  846. static const struct samsung_cmu_info cmu_info __initconst = {
  847. .pll_clks = exynos4415_plls,
  848. .nr_pll_clks = ARRAY_SIZE(exynos4415_plls),
  849. .mux_clks = exynos4415_mux_clks,
  850. .nr_mux_clks = ARRAY_SIZE(exynos4415_mux_clks),
  851. .div_clks = exynos4415_div_clks,
  852. .nr_div_clks = ARRAY_SIZE(exynos4415_div_clks),
  853. .gate_clks = exynos4415_gate_clks,
  854. .nr_gate_clks = ARRAY_SIZE(exynos4415_gate_clks),
  855. .fixed_clks = exynos4415_fixed_rate_clks,
  856. .nr_fixed_clks = ARRAY_SIZE(exynos4415_fixed_rate_clks),
  857. .fixed_factor_clks = exynos4415_fixed_factor_clks,
  858. .nr_fixed_factor_clks = ARRAY_SIZE(exynos4415_fixed_factor_clks),
  859. .nr_clk_ids = CLK_NR_CLKS,
  860. .clk_regs = exynos4415_cmu_clk_regs,
  861. .nr_clk_regs = ARRAY_SIZE(exynos4415_cmu_clk_regs),
  862. };
  863. static void __init exynos4415_cmu_init(struct device_node *np)
  864. {
  865. samsung_cmu_register_one(np, &cmu_info);
  866. }
  867. CLK_OF_DECLARE(exynos4415_cmu, "samsung,exynos4415-cmu", exynos4415_cmu_init);
  868. /*
  869. * CMU DMC
  870. */
  871. #define MPLL_LOCK 0x008
  872. #define MPLL_CON0 0x108
  873. #define MPLL_CON1 0x10c
  874. #define MPLL_CON2 0x110
  875. #define BPLL_LOCK 0x118
  876. #define BPLL_CON0 0x218
  877. #define BPLL_CON1 0x21c
  878. #define BPLL_CON2 0x220
  879. #define SRC_DMC 0x300
  880. #define DIV_DMC1 0x504
  881. static const unsigned long exynos4415_cmu_dmc_clk_regs[] __initconst = {
  882. MPLL_LOCK,
  883. MPLL_CON0,
  884. MPLL_CON1,
  885. MPLL_CON2,
  886. BPLL_LOCK,
  887. BPLL_CON0,
  888. BPLL_CON1,
  889. BPLL_CON2,
  890. SRC_DMC,
  891. DIV_DMC1,
  892. };
  893. PNAME(mout_mpll_p) = { "fin_pll", "fout_mpll", };
  894. PNAME(mout_bpll_p) = { "fin_pll", "fout_bpll", };
  895. PNAME(mbpll_p) = { "mout_mpll", "mout_bpll", };
  896. static const struct samsung_mux_clock exynos4415_dmc_mux_clks[] __initconst = {
  897. MUX(CLK_DMC_MOUT_MPLL, "mout_mpll", mout_mpll_p, SRC_DMC, 12, 1),
  898. MUX(CLK_DMC_MOUT_BPLL, "mout_bpll", mout_bpll_p, SRC_DMC, 10, 1),
  899. MUX(CLK_DMC_MOUT_DPHY, "mout_dphy", mbpll_p, SRC_DMC, 8, 1),
  900. MUX(CLK_DMC_MOUT_DMC_BUS, "mout_dmc_bus", mbpll_p, SRC_DMC, 4, 1),
  901. };
  902. static const struct samsung_div_clock exynos4415_dmc_div_clks[] __initconst = {
  903. DIV(CLK_DMC_DIV_DMC, "div_dmc", "div_dmc_pre", DIV_DMC1, 27, 3),
  904. DIV(CLK_DMC_DIV_DPHY, "div_dphy", "mout_dphy", DIV_DMC1, 23, 3),
  905. DIV(CLK_DMC_DIV_DMC_PRE, "div_dmc_pre", "mout_dmc_bus",
  906. DIV_DMC1, 19, 2),
  907. DIV(CLK_DMC_DIV_DMCP, "div_dmcp", "div_dmcd", DIV_DMC1, 15, 3),
  908. DIV(CLK_DMC_DIV_DMCD, "div_dmcd", "div_dmc", DIV_DMC1, 11, 3),
  909. DIV(CLK_DMC_DIV_MPLL_PRE, "div_mpll_pre", "mout_mpll", DIV_DMC1, 8, 2),
  910. };
  911. static const struct samsung_pll_clock exynos4415_dmc_plls[] __initconst = {
  912. PLL(pll_35xx, CLK_DMC_FOUT_MPLL, "fout_mpll", "fin_pll",
  913. MPLL_LOCK, MPLL_CON0, exynos4415_pll_rates),
  914. PLL(pll_35xx, CLK_DMC_FOUT_BPLL, "fout_bpll", "fin_pll",
  915. BPLL_LOCK, BPLL_CON0, exynos4415_pll_rates),
  916. };
  917. static const struct samsung_cmu_info cmu_dmc_info __initconst = {
  918. .pll_clks = exynos4415_dmc_plls,
  919. .nr_pll_clks = ARRAY_SIZE(exynos4415_dmc_plls),
  920. .mux_clks = exynos4415_dmc_mux_clks,
  921. .nr_mux_clks = ARRAY_SIZE(exynos4415_dmc_mux_clks),
  922. .div_clks = exynos4415_dmc_div_clks,
  923. .nr_div_clks = ARRAY_SIZE(exynos4415_dmc_div_clks),
  924. .nr_clk_ids = NR_CLKS_DMC,
  925. .clk_regs = exynos4415_cmu_dmc_clk_regs,
  926. .nr_clk_regs = ARRAY_SIZE(exynos4415_cmu_dmc_clk_regs),
  927. };
  928. static void __init exynos4415_cmu_dmc_init(struct device_node *np)
  929. {
  930. samsung_cmu_register_one(np, &cmu_dmc_info);
  931. }
  932. CLK_OF_DECLARE(exynos4415_cmu_dmc, "samsung,exynos4415-cmu-dmc",
  933. exynos4415_cmu_dmc_init);