armreg.h 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300
  1. /* $NetBSD: armreg.h,v 1.28 2003/10/31 16:30:15 scw Exp $ */
  2. /*-
  3. * Copyright (c) 1998, 2001 Ben Harris
  4. * Copyright (c) 1994-1996 Mark Brinicombe.
  5. * Copyright (c) 1994 Brini.
  6. * All rights reserved.
  7. *
  8. * This code is derived from software written for Brini by Mark Brinicombe
  9. *
  10. * Redistribution and use in source and binary forms, with or without
  11. * modification, are permitted provided that the following conditions
  12. * are met:
  13. * 1. Redistributions of source code must retain the above copyright
  14. * notice, this list of conditions and the following disclaimer.
  15. * 2. Redistributions in binary form must reproduce the above copyright
  16. * notice, this list of conditions and the following disclaimer in the
  17. * documentation and/or other materials provided with the distribution.
  18. * 3. All advertising materials mentioning features or use of this software
  19. * must display the following acknowledgement:
  20. * This product includes software developed by Brini.
  21. * 4. The name of the company nor the name of the author may be used to
  22. * endorse or promote products derived from this software without specific
  23. * prior written permission.
  24. *
  25. * THIS SOFTWARE IS PROVIDED BY BRINI ``AS IS'' AND ANY EXPRESS OR IMPLIED
  26. * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
  27. * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
  28. * IN NO EVENT SHALL BRINI OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT,
  29. * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
  30. * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
  31. * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
  32. * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
  33. * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
  34. * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
  35. * SUCH DAMAGE.
  36. *
  37. * $FreeBSD: /repoman/r/ncvs/src/sys/arm/include/armreg.h,v 1.3 2005/11/21 19:06:25 cognet Exp $
  38. */
  39. #ifndef MACHINE_ARMREG_H
  40. #define MACHINE_ARMREG_H
  41. #define INSN_SIZE 4
  42. #define INSN_COND_MASK 0xf0000000 /* Condition mask */
  43. #define PSR_MODE 0x0000001f /* mode mask */
  44. #define PSR_USR26_MODE 0x00000000
  45. #define PSR_FIQ26_MODE 0x00000001
  46. #define PSR_IRQ26_MODE 0x00000002
  47. #define PSR_SVC26_MODE 0x00000003
  48. #define PSR_USR32_MODE 0x00000010
  49. #define PSR_FIQ32_MODE 0x00000011
  50. #define PSR_IRQ32_MODE 0x00000012
  51. #define PSR_SVC32_MODE 0x00000013
  52. #define PSR_ABT32_MODE 0x00000017
  53. #define PSR_UND32_MODE 0x0000001b
  54. #define PSR_SYS32_MODE 0x0000001f
  55. #define PSR_32_MODE 0x00000010
  56. #define PSR_FLAGS 0xf0000000 /* flags */
  57. #define PSR_C_bit (1 << 29) /* carry */
  58. /* The high-order byte is always the implementor */
  59. #define CPU_ID_IMPLEMENTOR_MASK 0xff000000
  60. #define CPU_ID_ARM_LTD 0x41000000 /* 'A' */
  61. #define CPU_ID_DEC 0x44000000 /* 'D' */
  62. #define CPU_ID_INTEL 0x69000000 /* 'i' */
  63. #define CPU_ID_TI 0x54000000 /* 'T' */
  64. /* How to decide what format the CPUID is in. */
  65. #define CPU_ID_ISOLD(x) (((x) & 0x0000f000) == 0x00000000)
  66. #define CPU_ID_IS7(x) (((x) & 0x0000f000) == 0x00007000)
  67. #define CPU_ID_ISNEW(x) (!CPU_ID_ISOLD(x) && !CPU_ID_IS7(x))
  68. /* On ARM3 and ARM6, this byte holds the foundry ID. */
  69. #define CPU_ID_FOUNDRY_MASK 0x00ff0000
  70. #define CPU_ID_FOUNDRY_VLSI 0x00560000
  71. /* On ARM7 it holds the architecture and variant (sub-model) */
  72. #define CPU_ID_7ARCH_MASK 0x00800000
  73. #define CPU_ID_7ARCH_V3 0x00000000
  74. #define CPU_ID_7ARCH_V4T 0x00800000
  75. #define CPU_ID_7VARIANT_MASK 0x007f0000
  76. /* On more recent ARMs, it does the same, but in a different format */
  77. #define CPU_ID_ARCH_MASK 0x000f0000
  78. #define CPU_ID_ARCH_V3 0x00000000
  79. #define CPU_ID_ARCH_V4 0x00010000
  80. #define CPU_ID_ARCH_V4T 0x00020000
  81. #define CPU_ID_ARCH_V5 0x00030000
  82. #define CPU_ID_ARCH_V5T 0x00040000
  83. #define CPU_ID_ARCH_V5TE 0x00050000
  84. #define CPU_ID_VARIANT_MASK 0x00f00000
  85. /* Next three nybbles are part number */
  86. #define CPU_ID_PARTNO_MASK 0x0000fff0
  87. /* Intel XScale has sub fields in part number */
  88. #define CPU_ID_XSCALE_COREGEN_MASK 0x0000e000 /* core generation */
  89. #define CPU_ID_XSCALE_COREREV_MASK 0x00001c00 /* core revision */
  90. #define CPU_ID_XSCALE_PRODUCT_MASK 0x000003f0 /* product number */
  91. /* And finally, the revision number. */
  92. #define CPU_ID_REVISION_MASK 0x0000000f
  93. /* Individual CPUs are probably best IDed by everything but the revision. */
  94. #define CPU_ID_CPU_MASK 0xfffffff0
  95. /* Fake CPU IDs for ARMs without CP15 */
  96. #define CPU_ID_ARM2 0x41560200
  97. #define CPU_ID_ARM250 0x41560250
  98. /* Pre-ARM7 CPUs -- [15:12] == 0 */
  99. #define CPU_ID_ARM3 0x41560300
  100. #define CPU_ID_ARM600 0x41560600
  101. #define CPU_ID_ARM610 0x41560610
  102. #define CPU_ID_ARM620 0x41560620
  103. /* ARM7 CPUs -- [15:12] == 7 */
  104. #define CPU_ID_ARM700 0x41007000 /* XXX This is a guess. */
  105. #define CPU_ID_ARM710 0x41007100
  106. #define CPU_ID_ARM7500 0x41027100 /* XXX This is a guess. */
  107. #define CPU_ID_ARM710A 0x41047100 /* inc ARM7100 */
  108. #define CPU_ID_ARM7500FE 0x41077100
  109. #define CPU_ID_ARM710T 0x41807100
  110. #define CPU_ID_ARM720T 0x41807200
  111. #define CPU_ID_ARM740T8K 0x41807400 /* XXX no MMU, 8KB cache */
  112. #define CPU_ID_ARM740T4K 0x41817400 /* XXX no MMU, 4KB cache */
  113. /* Post-ARM7 CPUs */
  114. #define CPU_ID_ARM810 0x41018100
  115. #define CPU_ID_ARM920T 0x41129200
  116. #define CPU_ID_ARM920T_ALT 0x41009200
  117. #define CPU_ID_ARM922T 0x41029220
  118. #define CPU_ID_ARM940T 0x41029400 /* XXX no MMU */
  119. #define CPU_ID_ARM946ES 0x41049460 /* XXX no MMU */
  120. #define CPU_ID_ARM966ES 0x41049660 /* XXX no MMU */
  121. #define CPU_ID_ARM966ESR1 0x41059660 /* XXX no MMU */
  122. #define CPU_ID_ARM1020E 0x4115a200 /* (AKA arm10 rev 1) */
  123. #define CPU_ID_ARM1022ES 0x4105a220
  124. #define CPU_ID_SA110 0x4401a100
  125. #define CPU_ID_SA1100 0x4401a110
  126. #define CPU_ID_TI925T 0x54029250
  127. #define CPU_ID_SA1110 0x6901b110
  128. #define CPU_ID_IXP1200 0x6901c120
  129. #define CPU_ID_80200 0x69052000
  130. #define CPU_ID_PXA250 0x69052100 /* sans core revision */
  131. #define CPU_ID_PXA210 0x69052120
  132. #define CPU_ID_PXA250A 0x69052100 /* 1st version Core */
  133. #define CPU_ID_PXA210A 0x69052120 /* 1st version Core */
  134. #define CPU_ID_PXA250B 0x69052900 /* 3rd version Core */
  135. #define CPU_ID_PXA210B 0x69052920 /* 3rd version Core */
  136. #define CPU_ID_PXA250C 0x69052d00 /* 4th version Core */
  137. #define CPU_ID_PXA210C 0x69052d20 /* 4th version Core */
  138. #define CPU_ID_80321_400 0x69052420
  139. #define CPU_ID_80321_600 0x69052430
  140. #define CPU_ID_80321_400_B0 0x69052c20
  141. #define CPU_ID_80321_600_B0 0x69052c30
  142. #define CPU_ID_IXP425_533 0x690541c0
  143. #define CPU_ID_IXP425_400 0x690541d0
  144. #define CPU_ID_IXP425_266 0x690541f0
  145. /* ARM3-specific coprocessor 15 registers */
  146. #define ARM3_CP15_FLUSH 1
  147. #define ARM3_CP15_CONTROL 2
  148. #define ARM3_CP15_CACHEABLE 3
  149. #define ARM3_CP15_UPDATEABLE 4
  150. #define ARM3_CP15_DISRUPTIVE 5
  151. /* ARM3 Control register bits */
  152. #define ARM3_CTL_CACHE_ON 0x00000001
  153. #define ARM3_CTL_SHARED 0x00000002
  154. #define ARM3_CTL_MONITOR 0x00000004
  155. /*
  156. * Post-ARM3 CP15 registers:
  157. *
  158. * 1 Control register
  159. *
  160. * 2 Translation Table Base
  161. *
  162. * 3 Domain Access Control
  163. *
  164. * 4 Reserved
  165. *
  166. * 5 Fault Status
  167. *
  168. * 6 Fault Address
  169. *
  170. * 7 Cache/write-buffer Control
  171. *
  172. * 8 TLB Control
  173. *
  174. * 9 Cache Lockdown
  175. *
  176. * 10 TLB Lockdown
  177. *
  178. * 11 Reserved
  179. *
  180. * 12 Reserved
  181. *
  182. * 13 Process ID (for FCSE)
  183. *
  184. * 14 Reserved
  185. *
  186. * 15 Implementation Dependent
  187. */
  188. /* Some of the definitions below need cleaning up for V3/V4 architectures */
  189. /* CPU control register (CP15 register 1) */
  190. #define CPU_CONTROL_MMU_ENABLE 0x00000001 /* M: MMU/Protection unit enable */
  191. #define CPU_CONTROL_AFLT_ENABLE 0x00000002 /* A: Alignment fault enable */
  192. #define CPU_CONTROL_DC_ENABLE 0x00000004 /* C: IDC/DC enable */
  193. #define CPU_CONTROL_WBUF_ENABLE 0x00000008 /* W: Write buffer enable */
  194. #define CPU_CONTROL_32BP_ENABLE 0x00000010 /* P: 32-bit exception handlers */
  195. #define CPU_CONTROL_32BD_ENABLE 0x00000020 /* D: 32-bit addressing */
  196. #define CPU_CONTROL_LABT_ENABLE 0x00000040 /* L: Late abort enable */
  197. #define CPU_CONTROL_BEND_ENABLE 0x00000080 /* B: Big-endian mode */
  198. #define CPU_CONTROL_SYST_ENABLE 0x00000100 /* S: System protection bit */
  199. #define CPU_CONTROL_ROM_ENABLE 0x00000200 /* R: ROM protection bit */
  200. #define CPU_CONTROL_CPCLK 0x00000400 /* F: Implementation defined */
  201. #define CPU_CONTROL_BPRD_ENABLE 0x00000800 /* Z: Branch prediction enable */
  202. #define CPU_CONTROL_IC_ENABLE 0x00001000 /* I: IC enable */
  203. #define CPU_CONTROL_VECRELOC 0x00002000 /* V: Vector relocation */
  204. #define CPU_CONTROL_ROUNDROBIN 0x00004000 /* RR: Predictable replacement */
  205. #define CPU_CONTROL_V4COMPAT 0x00008000 /* L4: ARMv4 compat LDR R15 etc */
  206. #define CPU_CONTROL_IDC_ENABLE CPU_CONTROL_DC_ENABLE
  207. /* XScale Auxillary Control Register (CP15 register 1, opcode2 1) */
  208. #define XSCALE_AUXCTL_K 0x00000001 /* dis. write buffer coalescing */
  209. #define XSCALE_AUXCTL_P 0x00000002 /* ECC protect page table access */
  210. #define XSCALE_AUXCTL_MD_WB_RA 0x00000000 /* mini-D$ wb, read-allocate */
  211. #define XSCALE_AUXCTL_MD_WB_RWA 0x00000010 /* mini-D$ wb, read/write-allocate */
  212. #define XSCALE_AUXCTL_MD_WT 0x00000020 /* mini-D$ wt, read-allocate */
  213. #define XSCALE_AUXCTL_MD_MASK 0x00000030
  214. /* Cache type register definitions */
  215. #define CPU_CT_ISIZE(x) ((x) & 0xfff) /* I$ info */
  216. #define CPU_CT_DSIZE(x) (((x) >> 12) & 0xfff) /* D$ info */
  217. #define CPU_CT_S (1U << 24) /* split cache */
  218. #define CPU_CT_CTYPE(x) (((x) >> 25) & 0xf) /* cache type */
  219. #define CPU_CT_CTYPE_WT 0 /* write-through */
  220. #define CPU_CT_CTYPE_WB1 1 /* write-back, clean w/ read */
  221. #define CPU_CT_CTYPE_WB2 2 /* w/b, clean w/ cp15,7 */
  222. #define CPU_CT_CTYPE_WB6 6 /* w/b, cp15,7, lockdown fmt A */
  223. #define CPU_CT_CTYPE_WB7 7 /* w/b, cp15,7, lockdown fmt B */
  224. #define CPU_CT_xSIZE_LEN(x) ((x) & 0x3) /* line size */
  225. #define CPU_CT_xSIZE_M (1U << 2) /* multiplier */
  226. #define CPU_CT_xSIZE_ASSOC(x) (((x) >> 3) & 0x7) /* associativity */
  227. #define CPU_CT_xSIZE_SIZE(x) (((x) >> 6) & 0x7) /* size */
  228. /* Fault status register definitions */
  229. #define FAULT_TYPE_MASK 0x0f
  230. #define FAULT_USER 0x10
  231. #define FAULT_WRTBUF_0 0x00 /* Vector Exception */
  232. #define FAULT_WRTBUF_1 0x02 /* Terminal Exception */
  233. #define FAULT_BUSERR_0 0x04 /* External Abort on Linefetch -- Section */
  234. #define FAULT_BUSERR_1 0x06 /* External Abort on Linefetch -- Page */
  235. #define FAULT_BUSERR_2 0x08 /* External Abort on Non-linefetch -- Section */
  236. #define FAULT_BUSERR_3 0x0a /* External Abort on Non-linefetch -- Page */
  237. #define FAULT_BUSTRNL1 0x0c /* External abort on Translation -- Level 1 */
  238. #define FAULT_BUSTRNL2 0x0e /* External abort on Translation -- Level 2 */
  239. #define FAULT_ALIGN_0 0x01 /* Alignment */
  240. #define FAULT_ALIGN_1 0x03 /* Alignment */
  241. #define FAULT_TRANS_S 0x05 /* Translation -- Section */
  242. #define FAULT_TRANS_P 0x07 /* Translation -- Page */
  243. #define FAULT_DOMAIN_S 0x09 /* Domain -- Section */
  244. #define FAULT_DOMAIN_P 0x0b /* Domain -- Page */
  245. #define FAULT_PERM_S 0x0d /* Permission -- Section */
  246. #define FAULT_PERM_P 0x0f /* Permission -- Page */
  247. #define FAULT_IMPRECISE 0x400 /* Imprecise exception (XSCALE) */
  248. /*
  249. * Address of the vector page, low and high versions.
  250. */
  251. #define ARM_VECTORS_LOW 0x00000000U
  252. #define ARM_VECTORS_HIGH 0xffff0000U
  253. /*
  254. * ARM Instructions
  255. *
  256. * 3 3 2 2 2
  257. * 1 0 9 8 7 0
  258. * +-------+-------------------------------------------------------+
  259. * | cond | instruction dependant |
  260. * |c c c c| |
  261. * +-------+-------------------------------------------------------+
  262. */
  263. #define INSN_SIZE 4 /* Always 4 bytes */
  264. #define INSN_COND_MASK 0xf0000000 /* Condition mask */
  265. #define INSN_COND_AL 0xe0000000 /* Always condition */
  266. #endif /* !MACHINE_ARMREG_H */