ccu-sun8i-a23.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737
  1. /*
  2. * Copyright (c) 2016 Maxime Ripard. All rights reserved.
  3. *
  4. * This software is licensed under the terms of the GNU General Public
  5. * License version 2, as published by the Free Software Foundation, and
  6. * may be copied, distributed, and modified under those terms.
  7. *
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. * GNU General Public License for more details.
  12. */
  13. #include <linux/clk-provider.h>
  14. #include <linux/of_address.h>
  15. #include "ccu_common.h"
  16. #include "ccu_reset.h"
  17. #include "ccu_div.h"
  18. #include "ccu_gate.h"
  19. #include "ccu_mp.h"
  20. #include "ccu_mult.h"
  21. #include "ccu_nk.h"
  22. #include "ccu_nkm.h"
  23. #include "ccu_nkmp.h"
  24. #include "ccu_nm.h"
  25. #include "ccu_phase.h"
  26. #include "ccu-sun8i-a23-a33.h"
  27. static struct ccu_nkmp pll_cpux_clk = {
  28. .enable = BIT(31),
  29. .lock = BIT(28),
  30. .n = _SUNXI_CCU_MULT(8, 5),
  31. .k = _SUNXI_CCU_MULT(4, 2),
  32. .m = _SUNXI_CCU_DIV(0, 2),
  33. .p = _SUNXI_CCU_DIV_MAX(16, 2, 4),
  34. .common = {
  35. .reg = 0x000,
  36. .hw.init = CLK_HW_INIT("pll-cpux", "osc24M",
  37. &ccu_nkmp_ops,
  38. 0),
  39. },
  40. };
  41. /*
  42. * The Audio PLL is supposed to have 4 outputs: 3 fixed factors from
  43. * the base (2x, 4x and 8x), and one variable divider (the one true
  44. * pll audio).
  45. *
  46. * We don't have any need for the variable divider for now, so we just
  47. * hardcode it to match with the clock names
  48. */
  49. #define SUN8I_A23_PLL_AUDIO_REG 0x008
  50. static SUNXI_CCU_NM_WITH_GATE_LOCK(pll_audio_base_clk, "pll-audio-base",
  51. "osc24M", 0x008,
  52. 8, 7, /* N */
  53. 0, 5, /* M */
  54. BIT(31), /* gate */
  55. BIT(28), /* lock */
  56. CLK_SET_RATE_UNGATE);
  57. static SUNXI_CCU_NM_WITH_FRAC_GATE_LOCK(pll_video_clk, "pll-video",
  58. "osc24M", 0x010,
  59. 8, 7, /* N */
  60. 0, 4, /* M */
  61. BIT(24), /* frac enable */
  62. BIT(25), /* frac select */
  63. 270000000, /* frac rate 0 */
  64. 297000000, /* frac rate 1 */
  65. BIT(31), /* gate */
  66. BIT(28), /* lock */
  67. CLK_SET_RATE_UNGATE);
  68. static SUNXI_CCU_NM_WITH_FRAC_GATE_LOCK(pll_ve_clk, "pll-ve",
  69. "osc24M", 0x018,
  70. 8, 7, /* N */
  71. 0, 4, /* M */
  72. BIT(24), /* frac enable */
  73. BIT(25), /* frac select */
  74. 270000000, /* frac rate 0 */
  75. 297000000, /* frac rate 1 */
  76. BIT(31), /* gate */
  77. BIT(28), /* lock */
  78. CLK_SET_RATE_UNGATE);
  79. static SUNXI_CCU_NKM_WITH_GATE_LOCK(pll_ddr_clk, "pll-ddr",
  80. "osc24M", 0x020,
  81. 8, 5, /* N */
  82. 4, 2, /* K */
  83. 0, 2, /* M */
  84. BIT(31), /* gate */
  85. BIT(28), /* lock */
  86. 0);
  87. static SUNXI_CCU_NK_WITH_GATE_LOCK_POSTDIV(pll_periph_clk, "pll-periph",
  88. "osc24M", 0x028,
  89. 8, 5, /* N */
  90. 4, 2, /* K */
  91. BIT(31), /* gate */
  92. BIT(28), /* lock */
  93. 2, /* post-div */
  94. CLK_SET_RATE_UNGATE);
  95. static SUNXI_CCU_NM_WITH_FRAC_GATE_LOCK(pll_gpu_clk, "pll-gpu",
  96. "osc24M", 0x038,
  97. 8, 7, /* N */
  98. 0, 4, /* M */
  99. BIT(24), /* frac enable */
  100. BIT(25), /* frac select */
  101. 270000000, /* frac rate 0 */
  102. 297000000, /* frac rate 1 */
  103. BIT(31), /* gate */
  104. BIT(28), /* lock */
  105. CLK_SET_RATE_UNGATE);
  106. /*
  107. * The MIPI PLL has 2 modes: "MIPI" and "HDMI".
  108. *
  109. * The MIPI mode is a standard NKM-style clock. The HDMI mode is an
  110. * integer / fractional clock with switchable multipliers and dividers.
  111. * This is not supported here. We hardcode the PLL to MIPI mode.
  112. */
  113. #define SUN8I_A23_PLL_MIPI_REG 0x040
  114. static SUNXI_CCU_NKM_WITH_GATE_LOCK(pll_mipi_clk, "pll-mipi",
  115. "pll-video", 0x040,
  116. 8, 4, /* N */
  117. 4, 2, /* K */
  118. 0, 4, /* M */
  119. BIT(31), /* gate */
  120. BIT(28), /* lock */
  121. CLK_SET_RATE_UNGATE);
  122. static SUNXI_CCU_NM_WITH_FRAC_GATE_LOCK(pll_hsic_clk, "pll-hsic",
  123. "osc24M", 0x044,
  124. 8, 7, /* N */
  125. 0, 4, /* M */
  126. BIT(24), /* frac enable */
  127. BIT(25), /* frac select */
  128. 270000000, /* frac rate 0 */
  129. 297000000, /* frac rate 1 */
  130. BIT(31), /* gate */
  131. BIT(28), /* lock */
  132. CLK_SET_RATE_UNGATE);
  133. static SUNXI_CCU_NM_WITH_FRAC_GATE_LOCK(pll_de_clk, "pll-de",
  134. "osc24M", 0x048,
  135. 8, 7, /* N */
  136. 0, 4, /* M */
  137. BIT(24), /* frac enable */
  138. BIT(25), /* frac select */
  139. 270000000, /* frac rate 0 */
  140. 297000000, /* frac rate 1 */
  141. BIT(31), /* gate */
  142. BIT(28), /* lock */
  143. CLK_SET_RATE_UNGATE);
  144. static const char * const cpux_parents[] = { "osc32k", "osc24M",
  145. "pll-cpux" , "pll-cpux" };
  146. static SUNXI_CCU_MUX(cpux_clk, "cpux", cpux_parents,
  147. 0x050, 16, 2, CLK_IS_CRITICAL);
  148. static SUNXI_CCU_M(axi_clk, "axi", "cpux", 0x050, 0, 2, 0);
  149. static const char * const ahb1_parents[] = { "osc32k", "osc24M",
  150. "axi" , "pll-periph" };
  151. static struct ccu_div ahb1_clk = {
  152. .div = _SUNXI_CCU_DIV_FLAGS(4, 2, CLK_DIVIDER_POWER_OF_TWO),
  153. .mux = {
  154. .shift = 12,
  155. .width = 2,
  156. .variable_prediv = {
  157. .index = 3,
  158. .shift = 6,
  159. .width = 2,
  160. },
  161. },
  162. .common = {
  163. .reg = 0x054,
  164. .features = CCU_FEATURE_VARIABLE_PREDIV,
  165. .hw.init = CLK_HW_INIT_PARENTS("ahb1",
  166. ahb1_parents,
  167. &ccu_div_ops,
  168. 0),
  169. },
  170. };
  171. static struct clk_div_table apb1_div_table[] = {
  172. { .val = 0, .div = 2 },
  173. { .val = 1, .div = 2 },
  174. { .val = 2, .div = 4 },
  175. { .val = 3, .div = 8 },
  176. { /* Sentinel */ },
  177. };
  178. static SUNXI_CCU_DIV_TABLE(apb1_clk, "apb1", "ahb1",
  179. 0x054, 8, 2, apb1_div_table, 0);
  180. static const char * const apb2_parents[] = { "osc32k", "osc24M",
  181. "pll-periph" , "pll-periph" };
  182. static SUNXI_CCU_MP_WITH_MUX(apb2_clk, "apb2", apb2_parents, 0x058,
  183. 0, 5, /* M */
  184. 16, 2, /* P */
  185. 24, 2, /* mux */
  186. 0);
  187. static SUNXI_CCU_GATE(bus_mipi_dsi_clk, "bus-mipi-dsi", "ahb1",
  188. 0x060, BIT(1), 0);
  189. static SUNXI_CCU_GATE(bus_dma_clk, "bus-dma", "ahb1",
  190. 0x060, BIT(6), 0);
  191. static SUNXI_CCU_GATE(bus_mmc0_clk, "bus-mmc0", "ahb1",
  192. 0x060, BIT(8), 0);
  193. static SUNXI_CCU_GATE(bus_mmc1_clk, "bus-mmc1", "ahb1",
  194. 0x060, BIT(9), 0);
  195. static SUNXI_CCU_GATE(bus_mmc2_clk, "bus-mmc2", "ahb1",
  196. 0x060, BIT(10), 0);
  197. static SUNXI_CCU_GATE(bus_nand_clk, "bus-nand", "ahb1",
  198. 0x060, BIT(13), 0);
  199. static SUNXI_CCU_GATE(bus_dram_clk, "bus-dram", "ahb1",
  200. 0x060, BIT(14), 0);
  201. static SUNXI_CCU_GATE(bus_hstimer_clk, "bus-hstimer", "ahb1",
  202. 0x060, BIT(19), 0);
  203. static SUNXI_CCU_GATE(bus_spi0_clk, "bus-spi0", "ahb1",
  204. 0x060, BIT(20), 0);
  205. static SUNXI_CCU_GATE(bus_spi1_clk, "bus-spi1", "ahb1",
  206. 0x060, BIT(21), 0);
  207. static SUNXI_CCU_GATE(bus_otg_clk, "bus-otg", "ahb1",
  208. 0x060, BIT(24), 0);
  209. static SUNXI_CCU_GATE(bus_ehci_clk, "bus-ehci", "ahb1",
  210. 0x060, BIT(26), 0);
  211. static SUNXI_CCU_GATE(bus_ohci_clk, "bus-ohci", "ahb1",
  212. 0x060, BIT(29), 0);
  213. static SUNXI_CCU_GATE(bus_ve_clk, "bus-ve", "ahb1",
  214. 0x064, BIT(0), 0);
  215. static SUNXI_CCU_GATE(bus_lcd_clk, "bus-lcd", "ahb1",
  216. 0x064, BIT(4), 0);
  217. static SUNXI_CCU_GATE(bus_csi_clk, "bus-csi", "ahb1",
  218. 0x064, BIT(8), 0);
  219. static SUNXI_CCU_GATE(bus_de_be_clk, "bus-de-be", "ahb1",
  220. 0x064, BIT(12), 0);
  221. static SUNXI_CCU_GATE(bus_de_fe_clk, "bus-de-fe", "ahb1",
  222. 0x064, BIT(14), 0);
  223. static SUNXI_CCU_GATE(bus_gpu_clk, "bus-gpu", "ahb1",
  224. 0x064, BIT(20), 0);
  225. static SUNXI_CCU_GATE(bus_msgbox_clk, "bus-msgbox", "ahb1",
  226. 0x064, BIT(21), 0);
  227. static SUNXI_CCU_GATE(bus_spinlock_clk, "bus-spinlock", "ahb1",
  228. 0x064, BIT(22), 0);
  229. static SUNXI_CCU_GATE(bus_drc_clk, "bus-drc", "ahb1",
  230. 0x064, BIT(25), 0);
  231. static SUNXI_CCU_GATE(bus_codec_clk, "bus-codec", "apb1",
  232. 0x068, BIT(0), 0);
  233. static SUNXI_CCU_GATE(bus_pio_clk, "bus-pio", "apb1",
  234. 0x068, BIT(5), 0);
  235. static SUNXI_CCU_GATE(bus_i2s0_clk, "bus-i2s0", "apb1",
  236. 0x068, BIT(12), 0);
  237. static SUNXI_CCU_GATE(bus_i2s1_clk, "bus-i2s1", "apb1",
  238. 0x068, BIT(13), 0);
  239. static SUNXI_CCU_GATE(bus_i2c0_clk, "bus-i2c0", "apb2",
  240. 0x06c, BIT(0), 0);
  241. static SUNXI_CCU_GATE(bus_i2c1_clk, "bus-i2c1", "apb2",
  242. 0x06c, BIT(1), 0);
  243. static SUNXI_CCU_GATE(bus_i2c2_clk, "bus-i2c2", "apb2",
  244. 0x06c, BIT(2), 0);
  245. static SUNXI_CCU_GATE(bus_uart0_clk, "bus-uart0", "apb2",
  246. 0x06c, BIT(16), 0);
  247. static SUNXI_CCU_GATE(bus_uart1_clk, "bus-uart1", "apb2",
  248. 0x06c, BIT(17), 0);
  249. static SUNXI_CCU_GATE(bus_uart2_clk, "bus-uart2", "apb2",
  250. 0x06c, BIT(18), 0);
  251. static SUNXI_CCU_GATE(bus_uart3_clk, "bus-uart3", "apb2",
  252. 0x06c, BIT(19), 0);
  253. static SUNXI_CCU_GATE(bus_uart4_clk, "bus-uart4", "apb2",
  254. 0x06c, BIT(20), 0);
  255. static const char * const mod0_default_parents[] = { "osc24M", "pll-periph" };
  256. static SUNXI_CCU_MP_WITH_MUX_GATE(nand_clk, "nand", mod0_default_parents, 0x080,
  257. 0, 4, /* M */
  258. 16, 2, /* P */
  259. 24, 2, /* mux */
  260. BIT(31), /* gate */
  261. 0);
  262. static SUNXI_CCU_MP_WITH_MUX_GATE(mmc0_clk, "mmc0", mod0_default_parents, 0x088,
  263. 0, 4, /* M */
  264. 16, 2, /* P */
  265. 24, 2, /* mux */
  266. BIT(31), /* gate */
  267. 0);
  268. static SUNXI_CCU_PHASE(mmc0_sample_clk, "mmc0_sample", "mmc0",
  269. 0x088, 20, 3, 0);
  270. static SUNXI_CCU_PHASE(mmc0_output_clk, "mmc0_output", "mmc0",
  271. 0x088, 8, 3, 0);
  272. static SUNXI_CCU_MP_WITH_MUX_GATE(mmc1_clk, "mmc1", mod0_default_parents, 0x08c,
  273. 0, 4, /* M */
  274. 16, 2, /* P */
  275. 24, 2, /* mux */
  276. BIT(31), /* gate */
  277. 0);
  278. static SUNXI_CCU_PHASE(mmc1_sample_clk, "mmc1_sample", "mmc1",
  279. 0x08c, 20, 3, 0);
  280. static SUNXI_CCU_PHASE(mmc1_output_clk, "mmc1_output", "mmc1",
  281. 0x08c, 8, 3, 0);
  282. static SUNXI_CCU_MP_WITH_MUX_GATE(mmc2_clk, "mmc2", mod0_default_parents, 0x090,
  283. 0, 4, /* M */
  284. 16, 2, /* P */
  285. 24, 2, /* mux */
  286. BIT(31), /* gate */
  287. 0);
  288. static SUNXI_CCU_PHASE(mmc2_sample_clk, "mmc2_sample", "mmc2",
  289. 0x090, 20, 3, 0);
  290. static SUNXI_CCU_PHASE(mmc2_output_clk, "mmc2_output", "mmc2",
  291. 0x090, 8, 3, 0);
  292. static SUNXI_CCU_MP_WITH_MUX_GATE(spi0_clk, "spi0", mod0_default_parents, 0x0a0,
  293. 0, 4, /* M */
  294. 16, 2, /* P */
  295. 24, 2, /* mux */
  296. BIT(31), /* gate */
  297. 0);
  298. static SUNXI_CCU_MP_WITH_MUX_GATE(spi1_clk, "spi1", mod0_default_parents, 0x0a4,
  299. 0, 4, /* M */
  300. 16, 2, /* P */
  301. 24, 2, /* mux */
  302. BIT(31), /* gate */
  303. 0);
  304. static const char * const i2s_parents[] = { "pll-audio-8x", "pll-audio-4x",
  305. "pll-audio-2x", "pll-audio" };
  306. static SUNXI_CCU_MUX_WITH_GATE(i2s0_clk, "i2s0", i2s_parents,
  307. 0x0b0, 16, 2, BIT(31), CLK_SET_RATE_PARENT);
  308. static SUNXI_CCU_MUX_WITH_GATE(i2s1_clk, "i2s1", i2s_parents,
  309. 0x0b4, 16, 2, BIT(31), CLK_SET_RATE_PARENT);
  310. /* TODO: the parent for most of the USB clocks is not known */
  311. static SUNXI_CCU_GATE(usb_phy0_clk, "usb-phy0", "osc24M",
  312. 0x0cc, BIT(8), 0);
  313. static SUNXI_CCU_GATE(usb_phy1_clk, "usb-phy1", "osc24M",
  314. 0x0cc, BIT(9), 0);
  315. static SUNXI_CCU_GATE(usb_hsic_clk, "usb-hsic", "pll-hsic",
  316. 0x0cc, BIT(10), 0);
  317. static SUNXI_CCU_GATE(usb_hsic_12M_clk, "usb-hsic-12M", "osc24M",
  318. 0x0cc, BIT(11), 0);
  319. static SUNXI_CCU_GATE(usb_ohci_clk, "usb-ohci", "osc24M",
  320. 0x0cc, BIT(16), 0);
  321. static SUNXI_CCU_GATE(dram_ve_clk, "dram-ve", "pll-ddr",
  322. 0x100, BIT(0), 0);
  323. static SUNXI_CCU_GATE(dram_csi_clk, "dram-csi", "pll-ddr",
  324. 0x100, BIT(1), 0);
  325. static SUNXI_CCU_GATE(dram_drc_clk, "dram-drc", "pll-ddr",
  326. 0x100, BIT(16), 0);
  327. static SUNXI_CCU_GATE(dram_de_fe_clk, "dram-de-fe", "pll-ddr",
  328. 0x100, BIT(24), 0);
  329. static SUNXI_CCU_GATE(dram_de_be_clk, "dram-de-be", "pll-ddr",
  330. 0x100, BIT(26), 0);
  331. static const char * const de_parents[] = { "pll-video", "pll-periph-2x",
  332. "pll-gpu", "pll-de" };
  333. static const u8 de_table[] = { 0, 2, 3, 5 };
  334. static SUNXI_CCU_M_WITH_MUX_TABLE_GATE(de_be_clk, "de-be",
  335. de_parents, de_table,
  336. 0x104, 0, 4, 24, 3, BIT(31), 0);
  337. static SUNXI_CCU_M_WITH_MUX_TABLE_GATE(de_fe_clk, "de-fe",
  338. de_parents, de_table,
  339. 0x10c, 0, 4, 24, 3, BIT(31), 0);
  340. static const char * const lcd_ch0_parents[] = { "pll-video", "pll-video-2x",
  341. "pll-mipi" };
  342. static const u8 lcd_ch0_table[] = { 0, 2, 4 };
  343. static SUNXI_CCU_MUX_TABLE_WITH_GATE(lcd_ch0_clk, "lcd-ch0",
  344. lcd_ch0_parents, lcd_ch0_table,
  345. 0x118, 24, 3, BIT(31),
  346. CLK_SET_RATE_PARENT);
  347. static const char * const lcd_ch1_parents[] = { "pll-video", "pll-video-2x" };
  348. static const u8 lcd_ch1_table[] = { 0, 2 };
  349. static SUNXI_CCU_M_WITH_MUX_TABLE_GATE(lcd_ch1_clk, "lcd-ch1",
  350. lcd_ch1_parents, lcd_ch1_table,
  351. 0x12c, 0, 4, 24, 2, BIT(31), 0);
  352. static const char * const csi_sclk_parents[] = { "pll-video", "pll-de",
  353. "pll-mipi", "pll-ve" };
  354. static const u8 csi_sclk_table[] = { 0, 3, 4, 5 };
  355. static SUNXI_CCU_M_WITH_MUX_TABLE_GATE(csi_sclk_clk, "csi-sclk",
  356. csi_sclk_parents, csi_sclk_table,
  357. 0x134, 16, 4, 24, 3, BIT(31), 0);
  358. static const char * const csi_mclk_parents[] = { "pll-video", "pll-de",
  359. "osc24M" };
  360. static const u8 csi_mclk_table[] = { 0, 3, 5 };
  361. static SUNXI_CCU_M_WITH_MUX_TABLE_GATE(csi_mclk_clk, "csi-mclk",
  362. csi_mclk_parents, csi_mclk_table,
  363. 0x134, 0, 5, 8, 3, BIT(15), 0);
  364. static SUNXI_CCU_M_WITH_GATE(ve_clk, "ve", "pll-ve",
  365. 0x13c, 16, 3, BIT(31), CLK_SET_RATE_PARENT);
  366. static SUNXI_CCU_GATE(ac_dig_clk, "ac-dig", "pll-audio",
  367. 0x140, BIT(31), CLK_SET_RATE_PARENT);
  368. static SUNXI_CCU_GATE(avs_clk, "avs", "osc24M",
  369. 0x144, BIT(31), 0);
  370. static const char * const mbus_parents[] = { "osc24M", "pll-periph-2x",
  371. "pll-ddr" };
  372. static SUNXI_CCU_M_WITH_MUX_GATE(mbus_clk, "mbus", mbus_parents,
  373. 0x15c, 0, 3, 24, 2, BIT(31), CLK_IS_CRITICAL);
  374. static const char * const dsi_sclk_parents[] = { "pll-video", "pll-video-2x" };
  375. static const u8 dsi_sclk_table[] = { 0, 2 };
  376. static SUNXI_CCU_M_WITH_MUX_TABLE_GATE(dsi_sclk_clk, "dsi-sclk",
  377. dsi_sclk_parents, dsi_sclk_table,
  378. 0x168, 16, 4, 24, 2, BIT(31), 0);
  379. static const char * const dsi_dphy_parents[] = { "pll-video", "pll-periph" };
  380. static const u8 dsi_dphy_table[] = { 0, 2 };
  381. static SUNXI_CCU_M_WITH_MUX_TABLE_GATE(dsi_dphy_clk, "dsi-dphy",
  382. dsi_dphy_parents, dsi_dphy_table,
  383. 0x168, 0, 4, 8, 2, BIT(15), 0);
  384. static SUNXI_CCU_M_WITH_MUX_TABLE_GATE(drc_clk, "drc",
  385. de_parents, de_table,
  386. 0x180, 0, 4, 24, 3, BIT(31), 0);
  387. static SUNXI_CCU_M_WITH_GATE(gpu_clk, "gpu", "pll-gpu",
  388. 0x1a0, 0, 3, BIT(31), 0);
  389. static const char * const ats_parents[] = { "osc24M", "pll-periph" };
  390. static SUNXI_CCU_M_WITH_MUX_GATE(ats_clk, "ats", ats_parents,
  391. 0x1b0, 0, 3, 24, 2, BIT(31), 0);
  392. static struct ccu_common *sun8i_a23_ccu_clks[] = {
  393. &pll_cpux_clk.common,
  394. &pll_audio_base_clk.common,
  395. &pll_video_clk.common,
  396. &pll_ve_clk.common,
  397. &pll_ddr_clk.common,
  398. &pll_periph_clk.common,
  399. &pll_gpu_clk.common,
  400. &pll_mipi_clk.common,
  401. &pll_hsic_clk.common,
  402. &pll_de_clk.common,
  403. &cpux_clk.common,
  404. &axi_clk.common,
  405. &ahb1_clk.common,
  406. &apb1_clk.common,
  407. &apb2_clk.common,
  408. &bus_mipi_dsi_clk.common,
  409. &bus_dma_clk.common,
  410. &bus_mmc0_clk.common,
  411. &bus_mmc1_clk.common,
  412. &bus_mmc2_clk.common,
  413. &bus_nand_clk.common,
  414. &bus_dram_clk.common,
  415. &bus_hstimer_clk.common,
  416. &bus_spi0_clk.common,
  417. &bus_spi1_clk.common,
  418. &bus_otg_clk.common,
  419. &bus_ehci_clk.common,
  420. &bus_ohci_clk.common,
  421. &bus_ve_clk.common,
  422. &bus_lcd_clk.common,
  423. &bus_csi_clk.common,
  424. &bus_de_fe_clk.common,
  425. &bus_de_be_clk.common,
  426. &bus_gpu_clk.common,
  427. &bus_msgbox_clk.common,
  428. &bus_spinlock_clk.common,
  429. &bus_drc_clk.common,
  430. &bus_codec_clk.common,
  431. &bus_pio_clk.common,
  432. &bus_i2s0_clk.common,
  433. &bus_i2s1_clk.common,
  434. &bus_i2c0_clk.common,
  435. &bus_i2c1_clk.common,
  436. &bus_i2c2_clk.common,
  437. &bus_uart0_clk.common,
  438. &bus_uart1_clk.common,
  439. &bus_uart2_clk.common,
  440. &bus_uart3_clk.common,
  441. &bus_uart4_clk.common,
  442. &nand_clk.common,
  443. &mmc0_clk.common,
  444. &mmc0_sample_clk.common,
  445. &mmc0_output_clk.common,
  446. &mmc1_clk.common,
  447. &mmc1_sample_clk.common,
  448. &mmc1_output_clk.common,
  449. &mmc2_clk.common,
  450. &mmc2_sample_clk.common,
  451. &mmc2_output_clk.common,
  452. &spi0_clk.common,
  453. &spi1_clk.common,
  454. &i2s0_clk.common,
  455. &i2s1_clk.common,
  456. &usb_phy0_clk.common,
  457. &usb_phy1_clk.common,
  458. &usb_hsic_clk.common,
  459. &usb_hsic_12M_clk.common,
  460. &usb_ohci_clk.common,
  461. &dram_ve_clk.common,
  462. &dram_csi_clk.common,
  463. &dram_drc_clk.common,
  464. &dram_de_fe_clk.common,
  465. &dram_de_be_clk.common,
  466. &de_be_clk.common,
  467. &de_fe_clk.common,
  468. &lcd_ch0_clk.common,
  469. &lcd_ch1_clk.common,
  470. &csi_sclk_clk.common,
  471. &csi_mclk_clk.common,
  472. &ve_clk.common,
  473. &ac_dig_clk.common,
  474. &avs_clk.common,
  475. &mbus_clk.common,
  476. &dsi_sclk_clk.common,
  477. &dsi_dphy_clk.common,
  478. &drc_clk.common,
  479. &gpu_clk.common,
  480. &ats_clk.common,
  481. };
  482. /* We hardcode the divider to 4 for now */
  483. static CLK_FIXED_FACTOR(pll_audio_clk, "pll-audio",
  484. "pll-audio-base", 4, 1, CLK_SET_RATE_PARENT);
  485. static CLK_FIXED_FACTOR(pll_audio_2x_clk, "pll-audio-2x",
  486. "pll-audio-base", 2, 1, CLK_SET_RATE_PARENT);
  487. static CLK_FIXED_FACTOR(pll_audio_4x_clk, "pll-audio-4x",
  488. "pll-audio-base", 1, 1, CLK_SET_RATE_PARENT);
  489. static CLK_FIXED_FACTOR(pll_audio_8x_clk, "pll-audio-8x",
  490. "pll-audio-base", 1, 2, CLK_SET_RATE_PARENT);
  491. static CLK_FIXED_FACTOR(pll_periph_2x_clk, "pll-periph-2x",
  492. "pll-periph", 1, 2, 0);
  493. static CLK_FIXED_FACTOR(pll_video_2x_clk, "pll-video-2x",
  494. "pll-video", 1, 2, 0);
  495. static struct clk_hw_onecell_data sun8i_a23_hw_clks = {
  496. .hws = {
  497. [CLK_PLL_CPUX] = &pll_cpux_clk.common.hw,
  498. [CLK_PLL_AUDIO_BASE] = &pll_audio_base_clk.common.hw,
  499. [CLK_PLL_AUDIO] = &pll_audio_clk.hw,
  500. [CLK_PLL_AUDIO_2X] = &pll_audio_2x_clk.hw,
  501. [CLK_PLL_AUDIO_4X] = &pll_audio_4x_clk.hw,
  502. [CLK_PLL_AUDIO_8X] = &pll_audio_8x_clk.hw,
  503. [CLK_PLL_VIDEO] = &pll_video_clk.common.hw,
  504. [CLK_PLL_VIDEO_2X] = &pll_video_2x_clk.hw,
  505. [CLK_PLL_VE] = &pll_ve_clk.common.hw,
  506. [CLK_PLL_DDR0] = &pll_ddr_clk.common.hw,
  507. [CLK_PLL_PERIPH] = &pll_periph_clk.common.hw,
  508. [CLK_PLL_PERIPH_2X] = &pll_periph_2x_clk.hw,
  509. [CLK_PLL_GPU] = &pll_gpu_clk.common.hw,
  510. [CLK_PLL_MIPI] = &pll_mipi_clk.common.hw,
  511. [CLK_PLL_HSIC] = &pll_hsic_clk.common.hw,
  512. [CLK_PLL_DE] = &pll_de_clk.common.hw,
  513. [CLK_CPUX] = &cpux_clk.common.hw,
  514. [CLK_AXI] = &axi_clk.common.hw,
  515. [CLK_AHB1] = &ahb1_clk.common.hw,
  516. [CLK_APB1] = &apb1_clk.common.hw,
  517. [CLK_APB2] = &apb2_clk.common.hw,
  518. [CLK_BUS_MIPI_DSI] = &bus_mipi_dsi_clk.common.hw,
  519. [CLK_BUS_DMA] = &bus_dma_clk.common.hw,
  520. [CLK_BUS_MMC0] = &bus_mmc0_clk.common.hw,
  521. [CLK_BUS_MMC1] = &bus_mmc1_clk.common.hw,
  522. [CLK_BUS_MMC2] = &bus_mmc2_clk.common.hw,
  523. [CLK_BUS_NAND] = &bus_nand_clk.common.hw,
  524. [CLK_BUS_DRAM] = &bus_dram_clk.common.hw,
  525. [CLK_BUS_HSTIMER] = &bus_hstimer_clk.common.hw,
  526. [CLK_BUS_SPI0] = &bus_spi0_clk.common.hw,
  527. [CLK_BUS_SPI1] = &bus_spi1_clk.common.hw,
  528. [CLK_BUS_OTG] = &bus_otg_clk.common.hw,
  529. [CLK_BUS_EHCI] = &bus_ehci_clk.common.hw,
  530. [CLK_BUS_OHCI] = &bus_ohci_clk.common.hw,
  531. [CLK_BUS_VE] = &bus_ve_clk.common.hw,
  532. [CLK_BUS_LCD] = &bus_lcd_clk.common.hw,
  533. [CLK_BUS_CSI] = &bus_csi_clk.common.hw,
  534. [CLK_BUS_DE_BE] = &bus_de_be_clk.common.hw,
  535. [CLK_BUS_DE_FE] = &bus_de_fe_clk.common.hw,
  536. [CLK_BUS_GPU] = &bus_gpu_clk.common.hw,
  537. [CLK_BUS_MSGBOX] = &bus_msgbox_clk.common.hw,
  538. [CLK_BUS_SPINLOCK] = &bus_spinlock_clk.common.hw,
  539. [CLK_BUS_DRC] = &bus_drc_clk.common.hw,
  540. [CLK_BUS_CODEC] = &bus_codec_clk.common.hw,
  541. [CLK_BUS_PIO] = &bus_pio_clk.common.hw,
  542. [CLK_BUS_I2S0] = &bus_i2s0_clk.common.hw,
  543. [CLK_BUS_I2S1] = &bus_i2s1_clk.common.hw,
  544. [CLK_BUS_I2C0] = &bus_i2c0_clk.common.hw,
  545. [CLK_BUS_I2C1] = &bus_i2c1_clk.common.hw,
  546. [CLK_BUS_I2C2] = &bus_i2c2_clk.common.hw,
  547. [CLK_BUS_UART0] = &bus_uart0_clk.common.hw,
  548. [CLK_BUS_UART1] = &bus_uart1_clk.common.hw,
  549. [CLK_BUS_UART2] = &bus_uart2_clk.common.hw,
  550. [CLK_BUS_UART3] = &bus_uart3_clk.common.hw,
  551. [CLK_BUS_UART4] = &bus_uart4_clk.common.hw,
  552. [CLK_NAND] = &nand_clk.common.hw,
  553. [CLK_MMC0] = &mmc0_clk.common.hw,
  554. [CLK_MMC0_SAMPLE] = &mmc0_sample_clk.common.hw,
  555. [CLK_MMC0_OUTPUT] = &mmc0_output_clk.common.hw,
  556. [CLK_MMC1] = &mmc1_clk.common.hw,
  557. [CLK_MMC1_SAMPLE] = &mmc1_sample_clk.common.hw,
  558. [CLK_MMC1_OUTPUT] = &mmc1_output_clk.common.hw,
  559. [CLK_MMC2] = &mmc2_clk.common.hw,
  560. [CLK_MMC2_SAMPLE] = &mmc2_sample_clk.common.hw,
  561. [CLK_MMC2_OUTPUT] = &mmc2_output_clk.common.hw,
  562. [CLK_SPI0] = &spi0_clk.common.hw,
  563. [CLK_SPI1] = &spi1_clk.common.hw,
  564. [CLK_I2S0] = &i2s0_clk.common.hw,
  565. [CLK_I2S1] = &i2s1_clk.common.hw,
  566. [CLK_USB_PHY0] = &usb_phy0_clk.common.hw,
  567. [CLK_USB_PHY1] = &usb_phy1_clk.common.hw,
  568. [CLK_USB_HSIC] = &usb_hsic_clk.common.hw,
  569. [CLK_USB_HSIC_12M] = &usb_hsic_12M_clk.common.hw,
  570. [CLK_USB_OHCI] = &usb_ohci_clk.common.hw,
  571. [CLK_DRAM_VE] = &dram_ve_clk.common.hw,
  572. [CLK_DRAM_CSI] = &dram_csi_clk.common.hw,
  573. [CLK_DRAM_DRC] = &dram_drc_clk.common.hw,
  574. [CLK_DRAM_DE_FE] = &dram_de_fe_clk.common.hw,
  575. [CLK_DRAM_DE_BE] = &dram_de_be_clk.common.hw,
  576. [CLK_DE_BE] = &de_be_clk.common.hw,
  577. [CLK_DE_FE] = &de_fe_clk.common.hw,
  578. [CLK_LCD_CH0] = &lcd_ch0_clk.common.hw,
  579. [CLK_LCD_CH1] = &lcd_ch1_clk.common.hw,
  580. [CLK_CSI_SCLK] = &csi_sclk_clk.common.hw,
  581. [CLK_CSI_MCLK] = &csi_mclk_clk.common.hw,
  582. [CLK_VE] = &ve_clk.common.hw,
  583. [CLK_AC_DIG] = &ac_dig_clk.common.hw,
  584. [CLK_AVS] = &avs_clk.common.hw,
  585. [CLK_MBUS] = &mbus_clk.common.hw,
  586. [CLK_DSI_SCLK] = &dsi_sclk_clk.common.hw,
  587. [CLK_DSI_DPHY] = &dsi_dphy_clk.common.hw,
  588. [CLK_DRC] = &drc_clk.common.hw,
  589. [CLK_GPU] = &gpu_clk.common.hw,
  590. [CLK_ATS] = &ats_clk.common.hw,
  591. },
  592. .num = CLK_NUMBER,
  593. };
  594. static struct ccu_reset_map sun8i_a23_ccu_resets[] = {
  595. [RST_USB_PHY0] = { 0x0cc, BIT(0) },
  596. [RST_USB_PHY1] = { 0x0cc, BIT(1) },
  597. [RST_USB_HSIC] = { 0x0cc, BIT(2) },
  598. [RST_MBUS] = { 0x0fc, BIT(31) },
  599. [RST_BUS_MIPI_DSI] = { 0x2c0, BIT(1) },
  600. [RST_BUS_DMA] = { 0x2c0, BIT(6) },
  601. [RST_BUS_MMC0] = { 0x2c0, BIT(8) },
  602. [RST_BUS_MMC1] = { 0x2c0, BIT(9) },
  603. [RST_BUS_MMC2] = { 0x2c0, BIT(10) },
  604. [RST_BUS_NAND] = { 0x2c0, BIT(13) },
  605. [RST_BUS_DRAM] = { 0x2c0, BIT(14) },
  606. [RST_BUS_HSTIMER] = { 0x2c0, BIT(19) },
  607. [RST_BUS_SPI0] = { 0x2c0, BIT(20) },
  608. [RST_BUS_SPI1] = { 0x2c0, BIT(21) },
  609. [RST_BUS_OTG] = { 0x2c0, BIT(24) },
  610. [RST_BUS_EHCI] = { 0x2c0, BIT(26) },
  611. [RST_BUS_OHCI] = { 0x2c0, BIT(29) },
  612. [RST_BUS_VE] = { 0x2c4, BIT(0) },
  613. [RST_BUS_LCD] = { 0x2c4, BIT(4) },
  614. [RST_BUS_CSI] = { 0x2c4, BIT(8) },
  615. [RST_BUS_DE_BE] = { 0x2c4, BIT(12) },
  616. [RST_BUS_DE_FE] = { 0x2c4, BIT(14) },
  617. [RST_BUS_GPU] = { 0x2c4, BIT(20) },
  618. [RST_BUS_MSGBOX] = { 0x2c4, BIT(21) },
  619. [RST_BUS_SPINLOCK] = { 0x2c4, BIT(22) },
  620. [RST_BUS_DRC] = { 0x2c4, BIT(25) },
  621. [RST_BUS_LVDS] = { 0x2c8, BIT(0) },
  622. [RST_BUS_CODEC] = { 0x2d0, BIT(0) },
  623. [RST_BUS_I2S0] = { 0x2d0, BIT(12) },
  624. [RST_BUS_I2S1] = { 0x2d0, BIT(13) },
  625. [RST_BUS_I2C0] = { 0x2d8, BIT(0) },
  626. [RST_BUS_I2C1] = { 0x2d8, BIT(1) },
  627. [RST_BUS_I2C2] = { 0x2d8, BIT(2) },
  628. [RST_BUS_UART0] = { 0x2d8, BIT(16) },
  629. [RST_BUS_UART1] = { 0x2d8, BIT(17) },
  630. [RST_BUS_UART2] = { 0x2d8, BIT(18) },
  631. [RST_BUS_UART3] = { 0x2d8, BIT(19) },
  632. [RST_BUS_UART4] = { 0x2d8, BIT(20) },
  633. };
  634. static const struct sunxi_ccu_desc sun8i_a23_ccu_desc = {
  635. .ccu_clks = sun8i_a23_ccu_clks,
  636. .num_ccu_clks = ARRAY_SIZE(sun8i_a23_ccu_clks),
  637. .hw_clks = &sun8i_a23_hw_clks,
  638. .resets = sun8i_a23_ccu_resets,
  639. .num_resets = ARRAY_SIZE(sun8i_a23_ccu_resets),
  640. };
  641. static void __init sun8i_a23_ccu_setup(struct device_node *node)
  642. {
  643. void __iomem *reg;
  644. u32 val;
  645. reg = of_io_request_and_map(node, 0, of_node_full_name(node));
  646. if (IS_ERR(reg)) {
  647. pr_err("%s: Could not map the clock registers\n",
  648. of_node_full_name(node));
  649. return;
  650. }
  651. /* Force the PLL-Audio-1x divider to 4 */
  652. val = readl(reg + SUN8I_A23_PLL_AUDIO_REG);
  653. val &= ~GENMASK(19, 16);
  654. writel(val | (3 << 16), reg + SUN8I_A23_PLL_AUDIO_REG);
  655. /* Force PLL-MIPI to MIPI mode */
  656. val = readl(reg + SUN8I_A23_PLL_MIPI_REG);
  657. val &= ~BIT(16);
  658. writel(val, reg + SUN8I_A23_PLL_MIPI_REG);
  659. sunxi_ccu_probe(node, reg, &sun8i_a23_ccu_desc);
  660. }
  661. CLK_OF_DECLARE(sun8i_a23_ccu, "allwinner,sun8i-a23-ccu",
  662. sun8i_a23_ccu_setup);