sba_iommu.c 58 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122
  1. /*
  2. ** System Bus Adapter (SBA) I/O MMU manager
  3. **
  4. ** (c) Copyright 2000-2004 Grant Grundler <grundler @ parisc-linux x org>
  5. ** (c) Copyright 2004 Naresh Kumar Inna <knaresh at india x hp x com>
  6. ** (c) Copyright 2000-2004 Hewlett-Packard Company
  7. **
  8. ** Portions (c) 1999 Dave S. Miller (from sparc64 I/O MMU code)
  9. **
  10. ** This program is free software; you can redistribute it and/or modify
  11. ** it under the terms of the GNU General Public License as published by
  12. ** the Free Software Foundation; either version 2 of the License, or
  13. ** (at your option) any later version.
  14. **
  15. **
  16. ** This module initializes the IOC (I/O Controller) found on B1000/C3000/
  17. ** J5000/J7000/N-class/L-class machines and their successors.
  18. **
  19. ** FIXME: add DMA hint support programming in both sba and lba modules.
  20. */
  21. #include <linux/types.h>
  22. #include <linux/kernel.h>
  23. #include <linux/spinlock.h>
  24. #include <linux/slab.h>
  25. #include <linux/init.h>
  26. #include <linux/mm.h>
  27. #include <linux/string.h>
  28. #include <linux/pci.h>
  29. #include <linux/scatterlist.h>
  30. #include <linux/iommu-helper.h>
  31. #include <asm/byteorder.h>
  32. #include <asm/io.h>
  33. #include <asm/dma.h> /* for DMA_CHUNK_SIZE */
  34. #include <asm/hardware.h> /* for register_parisc_driver() stuff */
  35. #include <linux/proc_fs.h>
  36. #include <linux/seq_file.h>
  37. #include <linux/module.h>
  38. #include <asm/ropes.h>
  39. #include <asm/mckinley.h> /* for proc_mckinley_root */
  40. #include <asm/runway.h> /* for proc_runway_root */
  41. #include <asm/page.h> /* for PAGE0 */
  42. #include <asm/pdc.h> /* for PDC_MODEL_* */
  43. #include <asm/pdcpat.h> /* for is_pdc_pat() */
  44. #include <asm/parisc-device.h>
  45. #define MODULE_NAME "SBA"
  46. /*
  47. ** The number of debug flags is a clue - this code is fragile.
  48. ** Don't even think about messing with it unless you have
  49. ** plenty of 710's to sacrifice to the computer gods. :^)
  50. */
  51. #undef DEBUG_SBA_INIT
  52. #undef DEBUG_SBA_RUN
  53. #undef DEBUG_SBA_RUN_SG
  54. #undef DEBUG_SBA_RESOURCE
  55. #undef ASSERT_PDIR_SANITY
  56. #undef DEBUG_LARGE_SG_ENTRIES
  57. #undef DEBUG_DMB_TRAP
  58. #ifdef DEBUG_SBA_INIT
  59. #define DBG_INIT(x...) printk(x)
  60. #else
  61. #define DBG_INIT(x...)
  62. #endif
  63. #ifdef DEBUG_SBA_RUN
  64. #define DBG_RUN(x...) printk(x)
  65. #else
  66. #define DBG_RUN(x...)
  67. #endif
  68. #ifdef DEBUG_SBA_RUN_SG
  69. #define DBG_RUN_SG(x...) printk(x)
  70. #else
  71. #define DBG_RUN_SG(x...)
  72. #endif
  73. #ifdef DEBUG_SBA_RESOURCE
  74. #define DBG_RES(x...) printk(x)
  75. #else
  76. #define DBG_RES(x...)
  77. #endif
  78. #define SBA_INLINE __inline__
  79. #define DEFAULT_DMA_HINT_REG 0
  80. struct sba_device *sba_list;
  81. EXPORT_SYMBOL_GPL(sba_list);
  82. static unsigned long ioc_needs_fdc = 0;
  83. /* global count of IOMMUs in the system */
  84. static unsigned int global_ioc_cnt = 0;
  85. /* PA8700 (Piranha 2.2) bug workaround */
  86. static unsigned long piranha_bad_128k = 0;
  87. /* Looks nice and keeps the compiler happy */
  88. #define SBA_DEV(d) ((struct sba_device *) (d))
  89. #ifdef CONFIG_AGP_PARISC
  90. #define SBA_AGP_SUPPORT
  91. #endif /*CONFIG_AGP_PARISC*/
  92. #ifdef SBA_AGP_SUPPORT
  93. static int sba_reserve_agpgart = 1;
  94. module_param(sba_reserve_agpgart, int, 0444);
  95. MODULE_PARM_DESC(sba_reserve_agpgart, "Reserve half of IO pdir as AGPGART");
  96. #endif
  97. /************************************
  98. ** SBA register read and write support
  99. **
  100. ** BE WARNED: register writes are posted.
  101. ** (ie follow writes which must reach HW with a read)
  102. **
  103. ** Superdome (in particular, REO) allows only 64-bit CSR accesses.
  104. */
  105. #define READ_REG32(addr) readl(addr)
  106. #define READ_REG64(addr) readq(addr)
  107. #define WRITE_REG32(val, addr) writel((val), (addr))
  108. #define WRITE_REG64(val, addr) writeq((val), (addr))
  109. #ifdef CONFIG_64BIT
  110. #define READ_REG(addr) READ_REG64(addr)
  111. #define WRITE_REG(value, addr) WRITE_REG64(value, addr)
  112. #else
  113. #define READ_REG(addr) READ_REG32(addr)
  114. #define WRITE_REG(value, addr) WRITE_REG32(value, addr)
  115. #endif
  116. #ifdef DEBUG_SBA_INIT
  117. /* NOTE: When CONFIG_64BIT isn't defined, READ_REG64() is two 32-bit reads */
  118. /**
  119. * sba_dump_ranges - debugging only - print ranges assigned to this IOA
  120. * @hpa: base address of the sba
  121. *
  122. * Print the MMIO and IO Port address ranges forwarded by an Astro/Ike/RIO
  123. * IO Adapter (aka Bus Converter).
  124. */
  125. static void
  126. sba_dump_ranges(void __iomem *hpa)
  127. {
  128. DBG_INIT("SBA at 0x%p\n", hpa);
  129. DBG_INIT("IOS_DIST_BASE : %Lx\n", READ_REG64(hpa+IOS_DIST_BASE));
  130. DBG_INIT("IOS_DIST_MASK : %Lx\n", READ_REG64(hpa+IOS_DIST_MASK));
  131. DBG_INIT("IOS_DIST_ROUTE : %Lx\n", READ_REG64(hpa+IOS_DIST_ROUTE));
  132. DBG_INIT("\n");
  133. DBG_INIT("IOS_DIRECT_BASE : %Lx\n", READ_REG64(hpa+IOS_DIRECT_BASE));
  134. DBG_INIT("IOS_DIRECT_MASK : %Lx\n", READ_REG64(hpa+IOS_DIRECT_MASK));
  135. DBG_INIT("IOS_DIRECT_ROUTE: %Lx\n", READ_REG64(hpa+IOS_DIRECT_ROUTE));
  136. }
  137. /**
  138. * sba_dump_tlb - debugging only - print IOMMU operating parameters
  139. * @hpa: base address of the IOMMU
  140. *
  141. * Print the size/location of the IO MMU PDIR.
  142. */
  143. static void sba_dump_tlb(void __iomem *hpa)
  144. {
  145. DBG_INIT("IO TLB at 0x%p\n", hpa);
  146. DBG_INIT("IOC_IBASE : 0x%Lx\n", READ_REG64(hpa+IOC_IBASE));
  147. DBG_INIT("IOC_IMASK : 0x%Lx\n", READ_REG64(hpa+IOC_IMASK));
  148. DBG_INIT("IOC_TCNFG : 0x%Lx\n", READ_REG64(hpa+IOC_TCNFG));
  149. DBG_INIT("IOC_PDIR_BASE: 0x%Lx\n", READ_REG64(hpa+IOC_PDIR_BASE));
  150. DBG_INIT("\n");
  151. }
  152. #else
  153. #define sba_dump_ranges(x)
  154. #define sba_dump_tlb(x)
  155. #endif /* DEBUG_SBA_INIT */
  156. #ifdef ASSERT_PDIR_SANITY
  157. /**
  158. * sba_dump_pdir_entry - debugging only - print one IOMMU PDIR entry
  159. * @ioc: IO MMU structure which owns the pdir we are interested in.
  160. * @msg: text to print ont the output line.
  161. * @pide: pdir index.
  162. *
  163. * Print one entry of the IO MMU PDIR in human readable form.
  164. */
  165. static void
  166. sba_dump_pdir_entry(struct ioc *ioc, char *msg, uint pide)
  167. {
  168. /* start printing from lowest pde in rval */
  169. u64 *ptr = &(ioc->pdir_base[pide & (~0U * BITS_PER_LONG)]);
  170. unsigned long *rptr = (unsigned long *) &(ioc->res_map[(pide >>3) & ~(sizeof(unsigned long) - 1)]);
  171. uint rcnt;
  172. printk(KERN_DEBUG "SBA: %s rp %p bit %d rval 0x%lx\n",
  173. msg,
  174. rptr, pide & (BITS_PER_LONG - 1), *rptr);
  175. rcnt = 0;
  176. while (rcnt < BITS_PER_LONG) {
  177. printk(KERN_DEBUG "%s %2d %p %016Lx\n",
  178. (rcnt == (pide & (BITS_PER_LONG - 1)))
  179. ? " -->" : " ",
  180. rcnt, ptr, *ptr );
  181. rcnt++;
  182. ptr++;
  183. }
  184. printk(KERN_DEBUG "%s", msg);
  185. }
  186. /**
  187. * sba_check_pdir - debugging only - consistency checker
  188. * @ioc: IO MMU structure which owns the pdir we are interested in.
  189. * @msg: text to print ont the output line.
  190. *
  191. * Verify the resource map and pdir state is consistent
  192. */
  193. static int
  194. sba_check_pdir(struct ioc *ioc, char *msg)
  195. {
  196. u32 *rptr_end = (u32 *) &(ioc->res_map[ioc->res_size]);
  197. u32 *rptr = (u32 *) ioc->res_map; /* resource map ptr */
  198. u64 *pptr = ioc->pdir_base; /* pdir ptr */
  199. uint pide = 0;
  200. while (rptr < rptr_end) {
  201. u32 rval = *rptr;
  202. int rcnt = 32; /* number of bits we might check */
  203. while (rcnt) {
  204. /* Get last byte and highest bit from that */
  205. u32 pde = ((u32) (((char *)pptr)[7])) << 24;
  206. if ((rval ^ pde) & 0x80000000)
  207. {
  208. /*
  209. ** BUMMER! -- res_map != pdir --
  210. ** Dump rval and matching pdir entries
  211. */
  212. sba_dump_pdir_entry(ioc, msg, pide);
  213. return(1);
  214. }
  215. rcnt--;
  216. rval <<= 1; /* try the next bit */
  217. pptr++;
  218. pide++;
  219. }
  220. rptr++; /* look at next word of res_map */
  221. }
  222. /* It'd be nice if we always got here :^) */
  223. return 0;
  224. }
  225. /**
  226. * sba_dump_sg - debugging only - print Scatter-Gather list
  227. * @ioc: IO MMU structure which owns the pdir we are interested in.
  228. * @startsg: head of the SG list
  229. * @nents: number of entries in SG list
  230. *
  231. * print the SG list so we can verify it's correct by hand.
  232. */
  233. static void
  234. sba_dump_sg( struct ioc *ioc, struct scatterlist *startsg, int nents)
  235. {
  236. while (nents-- > 0) {
  237. printk(KERN_DEBUG " %d : %08lx/%05x %p/%05x\n",
  238. nents,
  239. (unsigned long) sg_dma_address(startsg),
  240. sg_dma_len(startsg),
  241. sg_virt(startsg), startsg->length);
  242. startsg++;
  243. }
  244. }
  245. #endif /* ASSERT_PDIR_SANITY */
  246. /**************************************************************
  247. *
  248. * I/O Pdir Resource Management
  249. *
  250. * Bits set in the resource map are in use.
  251. * Each bit can represent a number of pages.
  252. * LSbs represent lower addresses (IOVA's).
  253. *
  254. ***************************************************************/
  255. #define PAGES_PER_RANGE 1 /* could increase this to 4 or 8 if needed */
  256. /* Convert from IOVP to IOVA and vice versa. */
  257. #ifdef ZX1_SUPPORT
  258. /* Pluto (aka ZX1) boxes need to set or clear the ibase bits appropriately */
  259. #define SBA_IOVA(ioc,iovp,offset,hint_reg) ((ioc->ibase) | (iovp) | (offset))
  260. #define SBA_IOVP(ioc,iova) ((iova) & (ioc)->iovp_mask)
  261. #else
  262. /* only support Astro and ancestors. Saves a few cycles in key places */
  263. #define SBA_IOVA(ioc,iovp,offset,hint_reg) ((iovp) | (offset))
  264. #define SBA_IOVP(ioc,iova) (iova)
  265. #endif
  266. #define PDIR_INDEX(iovp) ((iovp)>>IOVP_SHIFT)
  267. #define RESMAP_MASK(n) (~0UL << (BITS_PER_LONG - (n)))
  268. #define RESMAP_IDX_MASK (sizeof(unsigned long) - 1)
  269. static unsigned long ptr_to_pide(struct ioc *ioc, unsigned long *res_ptr,
  270. unsigned int bitshiftcnt)
  271. {
  272. return (((unsigned long)res_ptr - (unsigned long)ioc->res_map) << 3)
  273. + bitshiftcnt;
  274. }
  275. /**
  276. * sba_search_bitmap - find free space in IO PDIR resource bitmap
  277. * @ioc: IO MMU structure which owns the pdir we are interested in.
  278. * @bits_wanted: number of entries we need.
  279. *
  280. * Find consecutive free bits in resource bitmap.
  281. * Each bit represents one entry in the IO Pdir.
  282. * Cool perf optimization: search for log2(size) bits at a time.
  283. */
  284. static SBA_INLINE unsigned long
  285. sba_search_bitmap(struct ioc *ioc, struct device *dev,
  286. unsigned long bits_wanted)
  287. {
  288. unsigned long *res_ptr = ioc->res_hint;
  289. unsigned long *res_end = (unsigned long *) &(ioc->res_map[ioc->res_size]);
  290. unsigned long pide = ~0UL, tpide;
  291. unsigned long boundary_size;
  292. unsigned long shift;
  293. int ret;
  294. boundary_size = ALIGN((unsigned long long)dma_get_seg_boundary(dev) + 1,
  295. 1ULL << IOVP_SHIFT) >> IOVP_SHIFT;
  296. #if defined(ZX1_SUPPORT)
  297. BUG_ON(ioc->ibase & ~IOVP_MASK);
  298. shift = ioc->ibase >> IOVP_SHIFT;
  299. #else
  300. shift = 0;
  301. #endif
  302. if (bits_wanted > (BITS_PER_LONG/2)) {
  303. /* Search word at a time - no mask needed */
  304. for(; res_ptr < res_end; ++res_ptr) {
  305. tpide = ptr_to_pide(ioc, res_ptr, 0);
  306. ret = iommu_is_span_boundary(tpide, bits_wanted,
  307. shift,
  308. boundary_size);
  309. if ((*res_ptr == 0) && !ret) {
  310. *res_ptr = RESMAP_MASK(bits_wanted);
  311. pide = tpide;
  312. break;
  313. }
  314. }
  315. /* point to the next word on next pass */
  316. res_ptr++;
  317. ioc->res_bitshift = 0;
  318. } else {
  319. /*
  320. ** Search the resource bit map on well-aligned values.
  321. ** "o" is the alignment.
  322. ** We need the alignment to invalidate I/O TLB using
  323. ** SBA HW features in the unmap path.
  324. */
  325. unsigned long o = 1 << get_order(bits_wanted << PAGE_SHIFT);
  326. uint bitshiftcnt = ALIGN(ioc->res_bitshift, o);
  327. unsigned long mask;
  328. if (bitshiftcnt >= BITS_PER_LONG) {
  329. bitshiftcnt = 0;
  330. res_ptr++;
  331. }
  332. mask = RESMAP_MASK(bits_wanted) >> bitshiftcnt;
  333. DBG_RES("%s() o %ld %p", __func__, o, res_ptr);
  334. while(res_ptr < res_end)
  335. {
  336. DBG_RES(" %p %lx %lx\n", res_ptr, mask, *res_ptr);
  337. WARN_ON(mask == 0);
  338. tpide = ptr_to_pide(ioc, res_ptr, bitshiftcnt);
  339. ret = iommu_is_span_boundary(tpide, bits_wanted,
  340. shift,
  341. boundary_size);
  342. if ((((*res_ptr) & mask) == 0) && !ret) {
  343. *res_ptr |= mask; /* mark resources busy! */
  344. pide = tpide;
  345. break;
  346. }
  347. mask >>= o;
  348. bitshiftcnt += o;
  349. if (mask == 0) {
  350. mask = RESMAP_MASK(bits_wanted);
  351. bitshiftcnt=0;
  352. res_ptr++;
  353. }
  354. }
  355. /* look in the same word on the next pass */
  356. ioc->res_bitshift = bitshiftcnt + bits_wanted;
  357. }
  358. /* wrapped ? */
  359. if (res_end <= res_ptr) {
  360. ioc->res_hint = (unsigned long *) ioc->res_map;
  361. ioc->res_bitshift = 0;
  362. } else {
  363. ioc->res_hint = res_ptr;
  364. }
  365. return (pide);
  366. }
  367. /**
  368. * sba_alloc_range - find free bits and mark them in IO PDIR resource bitmap
  369. * @ioc: IO MMU structure which owns the pdir we are interested in.
  370. * @size: number of bytes to create a mapping for
  371. *
  372. * Given a size, find consecutive unmarked and then mark those bits in the
  373. * resource bit map.
  374. */
  375. static int
  376. sba_alloc_range(struct ioc *ioc, struct device *dev, size_t size)
  377. {
  378. unsigned int pages_needed = size >> IOVP_SHIFT;
  379. #ifdef SBA_COLLECT_STATS
  380. unsigned long cr_start = mfctl(16);
  381. #endif
  382. unsigned long pide;
  383. pide = sba_search_bitmap(ioc, dev, pages_needed);
  384. if (pide >= (ioc->res_size << 3)) {
  385. pide = sba_search_bitmap(ioc, dev, pages_needed);
  386. if (pide >= (ioc->res_size << 3))
  387. panic("%s: I/O MMU @ %p is out of mapping resources\n",
  388. __FILE__, ioc->ioc_hpa);
  389. }
  390. #ifdef ASSERT_PDIR_SANITY
  391. /* verify the first enable bit is clear */
  392. if(0x00 != ((u8 *) ioc->pdir_base)[pide*sizeof(u64) + 7]) {
  393. sba_dump_pdir_entry(ioc, "sba_search_bitmap() botched it?", pide);
  394. }
  395. #endif
  396. DBG_RES("%s(%x) %d -> %lx hint %x/%x\n",
  397. __func__, size, pages_needed, pide,
  398. (uint) ((unsigned long) ioc->res_hint - (unsigned long) ioc->res_map),
  399. ioc->res_bitshift );
  400. #ifdef SBA_COLLECT_STATS
  401. {
  402. unsigned long cr_end = mfctl(16);
  403. unsigned long tmp = cr_end - cr_start;
  404. /* check for roll over */
  405. cr_start = (cr_end < cr_start) ? -(tmp) : (tmp);
  406. }
  407. ioc->avg_search[ioc->avg_idx++] = cr_start;
  408. ioc->avg_idx &= SBA_SEARCH_SAMPLE - 1;
  409. ioc->used_pages += pages_needed;
  410. #endif
  411. return (pide);
  412. }
  413. /**
  414. * sba_free_range - unmark bits in IO PDIR resource bitmap
  415. * @ioc: IO MMU structure which owns the pdir we are interested in.
  416. * @iova: IO virtual address which was previously allocated.
  417. * @size: number of bytes to create a mapping for
  418. *
  419. * clear bits in the ioc's resource map
  420. */
  421. static SBA_INLINE void
  422. sba_free_range(struct ioc *ioc, dma_addr_t iova, size_t size)
  423. {
  424. unsigned long iovp = SBA_IOVP(ioc, iova);
  425. unsigned int pide = PDIR_INDEX(iovp);
  426. unsigned int ridx = pide >> 3; /* convert bit to byte address */
  427. unsigned long *res_ptr = (unsigned long *) &((ioc)->res_map[ridx & ~RESMAP_IDX_MASK]);
  428. int bits_not_wanted = size >> IOVP_SHIFT;
  429. /* 3-bits "bit" address plus 2 (or 3) bits for "byte" == bit in word */
  430. unsigned long m = RESMAP_MASK(bits_not_wanted) >> (pide & (BITS_PER_LONG - 1));
  431. DBG_RES("%s( ,%x,%x) %x/%lx %x %p %lx\n",
  432. __func__, (uint) iova, size,
  433. bits_not_wanted, m, pide, res_ptr, *res_ptr);
  434. #ifdef SBA_COLLECT_STATS
  435. ioc->used_pages -= bits_not_wanted;
  436. #endif
  437. *res_ptr &= ~m;
  438. }
  439. /**************************************************************
  440. *
  441. * "Dynamic DMA Mapping" support (aka "Coherent I/O")
  442. *
  443. ***************************************************************/
  444. #ifdef SBA_HINT_SUPPORT
  445. #define SBA_DMA_HINT(ioc, val) ((val) << (ioc)->hint_shift_pdir)
  446. #endif
  447. typedef unsigned long space_t;
  448. #define KERNEL_SPACE 0
  449. /**
  450. * sba_io_pdir_entry - fill in one IO PDIR entry
  451. * @pdir_ptr: pointer to IO PDIR entry
  452. * @sid: process Space ID - currently only support KERNEL_SPACE
  453. * @vba: Virtual CPU address of buffer to map
  454. * @hint: DMA hint set to use for this mapping
  455. *
  456. * SBA Mapping Routine
  457. *
  458. * Given a virtual address (vba, arg2) and space id, (sid, arg1)
  459. * sba_io_pdir_entry() loads the I/O PDIR entry pointed to by
  460. * pdir_ptr (arg0).
  461. * Using the bass-ackwards HP bit numbering, Each IO Pdir entry
  462. * for Astro/Ike looks like:
  463. *
  464. *
  465. * 0 19 51 55 63
  466. * +-+---------------------+----------------------------------+----+--------+
  467. * |V| U | PPN[43:12] | U | VI |
  468. * +-+---------------------+----------------------------------+----+--------+
  469. *
  470. * Pluto is basically identical, supports fewer physical address bits:
  471. *
  472. * 0 23 51 55 63
  473. * +-+------------------------+-------------------------------+----+--------+
  474. * |V| U | PPN[39:12] | U | VI |
  475. * +-+------------------------+-------------------------------+----+--------+
  476. *
  477. * V == Valid Bit (Most Significant Bit is bit 0)
  478. * U == Unused
  479. * PPN == Physical Page Number
  480. * VI == Virtual Index (aka Coherent Index)
  481. *
  482. * LPA instruction output is put into PPN field.
  483. * LCI (Load Coherence Index) instruction provides the "VI" bits.
  484. *
  485. * We pre-swap the bytes since PCX-W is Big Endian and the
  486. * IOMMU uses little endian for the pdir.
  487. */
  488. static void SBA_INLINE
  489. sba_io_pdir_entry(u64 *pdir_ptr, space_t sid, unsigned long vba,
  490. unsigned long hint)
  491. {
  492. u64 pa; /* physical address */
  493. register unsigned ci; /* coherent index */
  494. pa = virt_to_phys(vba);
  495. pa &= IOVP_MASK;
  496. asm("lci 0(%1), %0" : "=r" (ci) : "r" (vba));
  497. pa |= (ci >> PAGE_SHIFT) & 0xff; /* move CI (8 bits) into lowest byte */
  498. pa |= SBA_PDIR_VALID_BIT; /* set "valid" bit */
  499. *pdir_ptr = cpu_to_le64(pa); /* swap and store into I/O Pdir */
  500. /*
  501. * If the PDC_MODEL capabilities has Non-coherent IO-PDIR bit set
  502. * (bit #61, big endian), we have to flush and sync every time
  503. * IO-PDIR is changed in Ike/Astro.
  504. */
  505. if (ioc_needs_fdc)
  506. asm volatile("fdc %%r0(%0)" : : "r" (pdir_ptr));
  507. }
  508. /**
  509. * sba_mark_invalid - invalidate one or more IO PDIR entries
  510. * @ioc: IO MMU structure which owns the pdir we are interested in.
  511. * @iova: IO Virtual Address mapped earlier
  512. * @byte_cnt: number of bytes this mapping covers.
  513. *
  514. * Marking the IO PDIR entry(ies) as Invalid and invalidate
  515. * corresponding IO TLB entry. The Ike PCOM (Purge Command Register)
  516. * is to purge stale entries in the IO TLB when unmapping entries.
  517. *
  518. * The PCOM register supports purging of multiple pages, with a minium
  519. * of 1 page and a maximum of 2GB. Hardware requires the address be
  520. * aligned to the size of the range being purged. The size of the range
  521. * must be a power of 2. The "Cool perf optimization" in the
  522. * allocation routine helps keep that true.
  523. */
  524. static SBA_INLINE void
  525. sba_mark_invalid(struct ioc *ioc, dma_addr_t iova, size_t byte_cnt)
  526. {
  527. u32 iovp = (u32) SBA_IOVP(ioc,iova);
  528. u64 *pdir_ptr = &ioc->pdir_base[PDIR_INDEX(iovp)];
  529. #ifdef ASSERT_PDIR_SANITY
  530. /* Assert first pdir entry is set.
  531. **
  532. ** Even though this is a big-endian machine, the entries
  533. ** in the iopdir are little endian. That's why we look at
  534. ** the byte at +7 instead of at +0.
  535. */
  536. if (0x80 != (((u8 *) pdir_ptr)[7])) {
  537. sba_dump_pdir_entry(ioc,"sba_mark_invalid()", PDIR_INDEX(iovp));
  538. }
  539. #endif
  540. if (byte_cnt > IOVP_SIZE)
  541. {
  542. #if 0
  543. unsigned long entries_per_cacheline = ioc_needs_fdc ?
  544. L1_CACHE_ALIGN(((unsigned long) pdir_ptr))
  545. - (unsigned long) pdir_ptr;
  546. : 262144;
  547. #endif
  548. /* set "size" field for PCOM */
  549. iovp |= get_order(byte_cnt) + PAGE_SHIFT;
  550. do {
  551. /* clear I/O Pdir entry "valid" bit first */
  552. ((u8 *) pdir_ptr)[7] = 0;
  553. if (ioc_needs_fdc) {
  554. asm volatile("fdc %%r0(%0)" : : "r" (pdir_ptr));
  555. #if 0
  556. entries_per_cacheline = L1_CACHE_SHIFT - 3;
  557. #endif
  558. }
  559. pdir_ptr++;
  560. byte_cnt -= IOVP_SIZE;
  561. } while (byte_cnt > IOVP_SIZE);
  562. } else
  563. iovp |= IOVP_SHIFT; /* set "size" field for PCOM */
  564. /*
  565. ** clear I/O PDIR entry "valid" bit.
  566. ** We have to R/M/W the cacheline regardless how much of the
  567. ** pdir entry that we clobber.
  568. ** The rest of the entry would be useful for debugging if we
  569. ** could dump core on HPMC.
  570. */
  571. ((u8 *) pdir_ptr)[7] = 0;
  572. if (ioc_needs_fdc)
  573. asm volatile("fdc %%r0(%0)" : : "r" (pdir_ptr));
  574. WRITE_REG( SBA_IOVA(ioc, iovp, 0, 0), ioc->ioc_hpa+IOC_PCOM);
  575. }
  576. /**
  577. * sba_dma_supported - PCI driver can query DMA support
  578. * @dev: instance of PCI owned by the driver that's asking
  579. * @mask: number of address bits this PCI device can handle
  580. *
  581. * See Documentation/DMA-API-HOWTO.txt
  582. */
  583. static int sba_dma_supported( struct device *dev, u64 mask)
  584. {
  585. struct ioc *ioc;
  586. if (dev == NULL) {
  587. printk(KERN_ERR MODULE_NAME ": EISA/ISA/et al not supported\n");
  588. BUG();
  589. return(0);
  590. }
  591. /* Documentation/DMA-API-HOWTO.txt tells drivers to try 64-bit
  592. * first, then fall back to 32-bit if that fails.
  593. * We are just "encouraging" 32-bit DMA masks here since we can
  594. * never allow IOMMU bypass unless we add special support for ZX1.
  595. */
  596. if (mask > ~0U)
  597. return 0;
  598. ioc = GET_IOC(dev);
  599. if (!ioc)
  600. return 0;
  601. /*
  602. * check if mask is >= than the current max IO Virt Address
  603. * The max IO Virt address will *always* < 30 bits.
  604. */
  605. return((int)(mask >= (ioc->ibase - 1 +
  606. (ioc->pdir_size / sizeof(u64) * IOVP_SIZE) )));
  607. }
  608. /**
  609. * sba_map_single - map one buffer and return IOVA for DMA
  610. * @dev: instance of PCI owned by the driver that's asking.
  611. * @addr: driver buffer to map.
  612. * @size: number of bytes to map in driver buffer.
  613. * @direction: R/W or both.
  614. *
  615. * See Documentation/DMA-API-HOWTO.txt
  616. */
  617. static dma_addr_t
  618. sba_map_single(struct device *dev, void *addr, size_t size,
  619. enum dma_data_direction direction)
  620. {
  621. struct ioc *ioc;
  622. unsigned long flags;
  623. dma_addr_t iovp;
  624. dma_addr_t offset;
  625. u64 *pdir_start;
  626. int pide;
  627. ioc = GET_IOC(dev);
  628. if (!ioc)
  629. return DMA_ERROR_CODE;
  630. /* save offset bits */
  631. offset = ((dma_addr_t) (long) addr) & ~IOVP_MASK;
  632. /* round up to nearest IOVP_SIZE */
  633. size = (size + offset + ~IOVP_MASK) & IOVP_MASK;
  634. spin_lock_irqsave(&ioc->res_lock, flags);
  635. #ifdef ASSERT_PDIR_SANITY
  636. sba_check_pdir(ioc,"Check before sba_map_single()");
  637. #endif
  638. #ifdef SBA_COLLECT_STATS
  639. ioc->msingle_calls++;
  640. ioc->msingle_pages += size >> IOVP_SHIFT;
  641. #endif
  642. pide = sba_alloc_range(ioc, dev, size);
  643. iovp = (dma_addr_t) pide << IOVP_SHIFT;
  644. DBG_RUN("%s() 0x%p -> 0x%lx\n",
  645. __func__, addr, (long) iovp | offset);
  646. pdir_start = &(ioc->pdir_base[pide]);
  647. while (size > 0) {
  648. sba_io_pdir_entry(pdir_start, KERNEL_SPACE, (unsigned long) addr, 0);
  649. DBG_RUN(" pdir 0x%p %02x%02x%02x%02x%02x%02x%02x%02x\n",
  650. pdir_start,
  651. (u8) (((u8 *) pdir_start)[7]),
  652. (u8) (((u8 *) pdir_start)[6]),
  653. (u8) (((u8 *) pdir_start)[5]),
  654. (u8) (((u8 *) pdir_start)[4]),
  655. (u8) (((u8 *) pdir_start)[3]),
  656. (u8) (((u8 *) pdir_start)[2]),
  657. (u8) (((u8 *) pdir_start)[1]),
  658. (u8) (((u8 *) pdir_start)[0])
  659. );
  660. addr += IOVP_SIZE;
  661. size -= IOVP_SIZE;
  662. pdir_start++;
  663. }
  664. /* force FDC ops in io_pdir_entry() to be visible to IOMMU */
  665. if (ioc_needs_fdc)
  666. asm volatile("sync" : : );
  667. #ifdef ASSERT_PDIR_SANITY
  668. sba_check_pdir(ioc,"Check after sba_map_single()");
  669. #endif
  670. spin_unlock_irqrestore(&ioc->res_lock, flags);
  671. /* form complete address */
  672. return SBA_IOVA(ioc, iovp, offset, DEFAULT_DMA_HINT_REG);
  673. }
  674. static dma_addr_t
  675. sba_map_page(struct device *dev, struct page *page, unsigned long offset,
  676. size_t size, enum dma_data_direction direction,
  677. unsigned long attrs)
  678. {
  679. return sba_map_single(dev, page_address(page) + offset, size,
  680. direction);
  681. }
  682. /**
  683. * sba_unmap_page - unmap one IOVA and free resources
  684. * @dev: instance of PCI owned by the driver that's asking.
  685. * @iova: IOVA of driver buffer previously mapped.
  686. * @size: number of bytes mapped in driver buffer.
  687. * @direction: R/W or both.
  688. *
  689. * See Documentation/DMA-API-HOWTO.txt
  690. */
  691. static void
  692. sba_unmap_page(struct device *dev, dma_addr_t iova, size_t size,
  693. enum dma_data_direction direction, unsigned long attrs)
  694. {
  695. struct ioc *ioc;
  696. #if DELAYED_RESOURCE_CNT > 0
  697. struct sba_dma_pair *d;
  698. #endif
  699. unsigned long flags;
  700. dma_addr_t offset;
  701. DBG_RUN("%s() iovp 0x%lx/%x\n", __func__, (long) iova, size);
  702. ioc = GET_IOC(dev);
  703. if (!ioc) {
  704. WARN_ON(!ioc);
  705. return;
  706. }
  707. offset = iova & ~IOVP_MASK;
  708. iova ^= offset; /* clear offset bits */
  709. size += offset;
  710. size = ALIGN(size, IOVP_SIZE);
  711. spin_lock_irqsave(&ioc->res_lock, flags);
  712. #ifdef SBA_COLLECT_STATS
  713. ioc->usingle_calls++;
  714. ioc->usingle_pages += size >> IOVP_SHIFT;
  715. #endif
  716. sba_mark_invalid(ioc, iova, size);
  717. #if DELAYED_RESOURCE_CNT > 0
  718. /* Delaying when we re-use a IO Pdir entry reduces the number
  719. * of MMIO reads needed to flush writes to the PCOM register.
  720. */
  721. d = &(ioc->saved[ioc->saved_cnt]);
  722. d->iova = iova;
  723. d->size = size;
  724. if (++(ioc->saved_cnt) >= DELAYED_RESOURCE_CNT) {
  725. int cnt = ioc->saved_cnt;
  726. while (cnt--) {
  727. sba_free_range(ioc, d->iova, d->size);
  728. d--;
  729. }
  730. ioc->saved_cnt = 0;
  731. READ_REG(ioc->ioc_hpa+IOC_PCOM); /* flush purges */
  732. }
  733. #else /* DELAYED_RESOURCE_CNT == 0 */
  734. sba_free_range(ioc, iova, size);
  735. /* If fdc's were issued, force fdc's to be visible now */
  736. if (ioc_needs_fdc)
  737. asm volatile("sync" : : );
  738. READ_REG(ioc->ioc_hpa+IOC_PCOM); /* flush purges */
  739. #endif /* DELAYED_RESOURCE_CNT == 0 */
  740. spin_unlock_irqrestore(&ioc->res_lock, flags);
  741. /* XXX REVISIT for 2.5 Linux - need syncdma for zero-copy support.
  742. ** For Astro based systems this isn't a big deal WRT performance.
  743. ** As long as 2.4 kernels copyin/copyout data from/to userspace,
  744. ** we don't need the syncdma. The issue here is I/O MMU cachelines
  745. ** are *not* coherent in all cases. May be hwrev dependent.
  746. ** Need to investigate more.
  747. asm volatile("syncdma");
  748. */
  749. }
  750. /**
  751. * sba_alloc - allocate/map shared mem for DMA
  752. * @hwdev: instance of PCI owned by the driver that's asking.
  753. * @size: number of bytes mapped in driver buffer.
  754. * @dma_handle: IOVA of new buffer.
  755. *
  756. * See Documentation/DMA-API-HOWTO.txt
  757. */
  758. static void *sba_alloc(struct device *hwdev, size_t size, dma_addr_t *dma_handle,
  759. gfp_t gfp, unsigned long attrs)
  760. {
  761. void *ret;
  762. if (!hwdev) {
  763. /* only support PCI */
  764. *dma_handle = 0;
  765. return NULL;
  766. }
  767. ret = (void *) __get_free_pages(gfp, get_order(size));
  768. if (ret) {
  769. memset(ret, 0, size);
  770. *dma_handle = sba_map_single(hwdev, ret, size, 0);
  771. }
  772. return ret;
  773. }
  774. /**
  775. * sba_free - free/unmap shared mem for DMA
  776. * @hwdev: instance of PCI owned by the driver that's asking.
  777. * @size: number of bytes mapped in driver buffer.
  778. * @vaddr: virtual address IOVA of "consistent" buffer.
  779. * @dma_handler: IO virtual address of "consistent" buffer.
  780. *
  781. * See Documentation/DMA-API-HOWTO.txt
  782. */
  783. static void
  784. sba_free(struct device *hwdev, size_t size, void *vaddr,
  785. dma_addr_t dma_handle, unsigned long attrs)
  786. {
  787. sba_unmap_page(hwdev, dma_handle, size, 0, 0);
  788. free_pages((unsigned long) vaddr, get_order(size));
  789. }
  790. /*
  791. ** Since 0 is a valid pdir_base index value, can't use that
  792. ** to determine if a value is valid or not. Use a flag to indicate
  793. ** the SG list entry contains a valid pdir index.
  794. */
  795. #define PIDE_FLAG 0x80000000UL
  796. #ifdef SBA_COLLECT_STATS
  797. #define IOMMU_MAP_STATS
  798. #endif
  799. #include "iommu-helpers.h"
  800. #ifdef DEBUG_LARGE_SG_ENTRIES
  801. int dump_run_sg = 0;
  802. #endif
  803. /**
  804. * sba_map_sg - map Scatter/Gather list
  805. * @dev: instance of PCI owned by the driver that's asking.
  806. * @sglist: array of buffer/length pairs
  807. * @nents: number of entries in list
  808. * @direction: R/W or both.
  809. *
  810. * See Documentation/DMA-API-HOWTO.txt
  811. */
  812. static int
  813. sba_map_sg(struct device *dev, struct scatterlist *sglist, int nents,
  814. enum dma_data_direction direction, unsigned long attrs)
  815. {
  816. struct ioc *ioc;
  817. int coalesced, filled = 0;
  818. unsigned long flags;
  819. DBG_RUN_SG("%s() START %d entries\n", __func__, nents);
  820. ioc = GET_IOC(dev);
  821. if (!ioc)
  822. return 0;
  823. /* Fast path single entry scatterlists. */
  824. if (nents == 1) {
  825. sg_dma_address(sglist) = sba_map_single(dev, sg_virt(sglist),
  826. sglist->length, direction);
  827. sg_dma_len(sglist) = sglist->length;
  828. return 1;
  829. }
  830. spin_lock_irqsave(&ioc->res_lock, flags);
  831. #ifdef ASSERT_PDIR_SANITY
  832. if (sba_check_pdir(ioc,"Check before sba_map_sg()"))
  833. {
  834. sba_dump_sg(ioc, sglist, nents);
  835. panic("Check before sba_map_sg()");
  836. }
  837. #endif
  838. #ifdef SBA_COLLECT_STATS
  839. ioc->msg_calls++;
  840. #endif
  841. /*
  842. ** First coalesce the chunks and allocate I/O pdir space
  843. **
  844. ** If this is one DMA stream, we can properly map using the
  845. ** correct virtual address associated with each DMA page.
  846. ** w/o this association, we wouldn't have coherent DMA!
  847. ** Access to the virtual address is what forces a two pass algorithm.
  848. */
  849. coalesced = iommu_coalesce_chunks(ioc, dev, sglist, nents, sba_alloc_range);
  850. /*
  851. ** Program the I/O Pdir
  852. **
  853. ** map the virtual addresses to the I/O Pdir
  854. ** o dma_address will contain the pdir index
  855. ** o dma_len will contain the number of bytes to map
  856. ** o address contains the virtual address.
  857. */
  858. filled = iommu_fill_pdir(ioc, sglist, nents, 0, sba_io_pdir_entry);
  859. /* force FDC ops in io_pdir_entry() to be visible to IOMMU */
  860. if (ioc_needs_fdc)
  861. asm volatile("sync" : : );
  862. #ifdef ASSERT_PDIR_SANITY
  863. if (sba_check_pdir(ioc,"Check after sba_map_sg()"))
  864. {
  865. sba_dump_sg(ioc, sglist, nents);
  866. panic("Check after sba_map_sg()\n");
  867. }
  868. #endif
  869. spin_unlock_irqrestore(&ioc->res_lock, flags);
  870. DBG_RUN_SG("%s() DONE %d mappings\n", __func__, filled);
  871. return filled;
  872. }
  873. /**
  874. * sba_unmap_sg - unmap Scatter/Gather list
  875. * @dev: instance of PCI owned by the driver that's asking.
  876. * @sglist: array of buffer/length pairs
  877. * @nents: number of entries in list
  878. * @direction: R/W or both.
  879. *
  880. * See Documentation/DMA-API-HOWTO.txt
  881. */
  882. static void
  883. sba_unmap_sg(struct device *dev, struct scatterlist *sglist, int nents,
  884. enum dma_data_direction direction, unsigned long attrs)
  885. {
  886. struct ioc *ioc;
  887. #ifdef ASSERT_PDIR_SANITY
  888. unsigned long flags;
  889. #endif
  890. DBG_RUN_SG("%s() START %d entries, %p,%x\n",
  891. __func__, nents, sg_virt(sglist), sglist->length);
  892. ioc = GET_IOC(dev);
  893. if (!ioc) {
  894. WARN_ON(!ioc);
  895. return;
  896. }
  897. #ifdef SBA_COLLECT_STATS
  898. ioc->usg_calls++;
  899. #endif
  900. #ifdef ASSERT_PDIR_SANITY
  901. spin_lock_irqsave(&ioc->res_lock, flags);
  902. sba_check_pdir(ioc,"Check before sba_unmap_sg()");
  903. spin_unlock_irqrestore(&ioc->res_lock, flags);
  904. #endif
  905. while (sg_dma_len(sglist) && nents--) {
  906. sba_unmap_page(dev, sg_dma_address(sglist), sg_dma_len(sglist),
  907. direction, 0);
  908. #ifdef SBA_COLLECT_STATS
  909. ioc->usg_pages += ((sg_dma_address(sglist) & ~IOVP_MASK) + sg_dma_len(sglist) + IOVP_SIZE - 1) >> PAGE_SHIFT;
  910. ioc->usingle_calls--; /* kluge since call is unmap_sg() */
  911. #endif
  912. ++sglist;
  913. }
  914. DBG_RUN_SG("%s() DONE (nents %d)\n", __func__, nents);
  915. #ifdef ASSERT_PDIR_SANITY
  916. spin_lock_irqsave(&ioc->res_lock, flags);
  917. sba_check_pdir(ioc,"Check after sba_unmap_sg()");
  918. spin_unlock_irqrestore(&ioc->res_lock, flags);
  919. #endif
  920. }
  921. static struct dma_map_ops sba_ops = {
  922. .dma_supported = sba_dma_supported,
  923. .alloc = sba_alloc,
  924. .free = sba_free,
  925. .map_page = sba_map_page,
  926. .unmap_page = sba_unmap_page,
  927. .map_sg = sba_map_sg,
  928. .unmap_sg = sba_unmap_sg,
  929. };
  930. /**************************************************************************
  931. **
  932. ** SBA PAT PDC support
  933. **
  934. ** o call pdc_pat_cell_module()
  935. ** o store ranges in PCI "resource" structures
  936. **
  937. **************************************************************************/
  938. static void
  939. sba_get_pat_resources(struct sba_device *sba_dev)
  940. {
  941. #if 0
  942. /*
  943. ** TODO/REVISIT/FIXME: support for directed ranges requires calls to
  944. ** PAT PDC to program the SBA/LBA directed range registers...this
  945. ** burden may fall on the LBA code since it directly supports the
  946. ** PCI subsystem. It's not clear yet. - ggg
  947. */
  948. PAT_MOD(mod)->mod_info.mod_pages = PAT_GET_MOD_PAGES(temp);
  949. FIXME : ???
  950. PAT_MOD(mod)->mod_info.dvi = PAT_GET_DVI(temp);
  951. Tells where the dvi bits are located in the address.
  952. PAT_MOD(mod)->mod_info.ioc = PAT_GET_IOC(temp);
  953. FIXME : ???
  954. #endif
  955. }
  956. /**************************************************************
  957. *
  958. * Initialization and claim
  959. *
  960. ***************************************************************/
  961. #define PIRANHA_ADDR_MASK 0x00160000UL /* bit 17,18,20 */
  962. #define PIRANHA_ADDR_VAL 0x00060000UL /* bit 17,18 on */
  963. static void *
  964. sba_alloc_pdir(unsigned int pdir_size)
  965. {
  966. unsigned long pdir_base;
  967. unsigned long pdir_order = get_order(pdir_size);
  968. pdir_base = __get_free_pages(GFP_KERNEL, pdir_order);
  969. if (NULL == (void *) pdir_base) {
  970. panic("%s() could not allocate I/O Page Table\n",
  971. __func__);
  972. }
  973. /* If this is not PA8700 (PCX-W2)
  974. ** OR newer than ver 2.2
  975. ** OR in a system that doesn't need VINDEX bits from SBA,
  976. **
  977. ** then we aren't exposed to the HW bug.
  978. */
  979. if ( ((boot_cpu_data.pdc.cpuid >> 5) & 0x7f) != 0x13
  980. || (boot_cpu_data.pdc.versions > 0x202)
  981. || (boot_cpu_data.pdc.capabilities & 0x08L) )
  982. return (void *) pdir_base;
  983. /*
  984. * PA8700 (PCX-W2, aka piranha) silent data corruption fix
  985. *
  986. * An interaction between PA8700 CPU (Ver 2.2 or older) and
  987. * Ike/Astro can cause silent data corruption. This is only
  988. * a problem if the I/O PDIR is located in memory such that
  989. * (little-endian) bits 17 and 18 are on and bit 20 is off.
  990. *
  991. * Since the max IO Pdir size is 2MB, by cleverly allocating the
  992. * right physical address, we can either avoid (IOPDIR <= 1MB)
  993. * or minimize (2MB IO Pdir) the problem if we restrict the
  994. * IO Pdir to a maximum size of 2MB-128K (1902K).
  995. *
  996. * Because we always allocate 2^N sized IO pdirs, either of the
  997. * "bad" regions will be the last 128K if at all. That's easy
  998. * to test for.
  999. *
  1000. */
  1001. if (pdir_order <= (19-12)) {
  1002. if (((virt_to_phys(pdir_base)+pdir_size-1) & PIRANHA_ADDR_MASK) == PIRANHA_ADDR_VAL) {
  1003. /* allocate a new one on 512k alignment */
  1004. unsigned long new_pdir = __get_free_pages(GFP_KERNEL, (19-12));
  1005. /* release original */
  1006. free_pages(pdir_base, pdir_order);
  1007. pdir_base = new_pdir;
  1008. /* release excess */
  1009. while (pdir_order < (19-12)) {
  1010. new_pdir += pdir_size;
  1011. free_pages(new_pdir, pdir_order);
  1012. pdir_order +=1;
  1013. pdir_size <<=1;
  1014. }
  1015. }
  1016. } else {
  1017. /*
  1018. ** 1MB or 2MB Pdir
  1019. ** Needs to be aligned on an "odd" 1MB boundary.
  1020. */
  1021. unsigned long new_pdir = __get_free_pages(GFP_KERNEL, pdir_order+1); /* 2 or 4MB */
  1022. /* release original */
  1023. free_pages( pdir_base, pdir_order);
  1024. /* release first 1MB */
  1025. free_pages(new_pdir, 20-12);
  1026. pdir_base = new_pdir + 1024*1024;
  1027. if (pdir_order > (20-12)) {
  1028. /*
  1029. ** 2MB Pdir.
  1030. **
  1031. ** Flag tells init_bitmap() to mark bad 128k as used
  1032. ** and to reduce the size by 128k.
  1033. */
  1034. piranha_bad_128k = 1;
  1035. new_pdir += 3*1024*1024;
  1036. /* release last 1MB */
  1037. free_pages(new_pdir, 20-12);
  1038. /* release unusable 128KB */
  1039. free_pages(new_pdir - 128*1024 , 17-12);
  1040. pdir_size -= 128*1024;
  1041. }
  1042. }
  1043. memset((void *) pdir_base, 0, pdir_size);
  1044. return (void *) pdir_base;
  1045. }
  1046. struct ibase_data_struct {
  1047. struct ioc *ioc;
  1048. int ioc_num;
  1049. };
  1050. static int setup_ibase_imask_callback(struct device *dev, void *data)
  1051. {
  1052. /* lba_set_iregs() is in drivers/parisc/lba_pci.c */
  1053. extern void lba_set_iregs(struct parisc_device *, u32, u32);
  1054. struct parisc_device *lba = to_parisc_device(dev);
  1055. struct ibase_data_struct *ibd = data;
  1056. int rope_num = (lba->hpa.start >> 13) & 0xf;
  1057. if (rope_num >> 3 == ibd->ioc_num)
  1058. lba_set_iregs(lba, ibd->ioc->ibase, ibd->ioc->imask);
  1059. return 0;
  1060. }
  1061. /* setup Mercury or Elroy IBASE/IMASK registers. */
  1062. static void
  1063. setup_ibase_imask(struct parisc_device *sba, struct ioc *ioc, int ioc_num)
  1064. {
  1065. struct ibase_data_struct ibase_data = {
  1066. .ioc = ioc,
  1067. .ioc_num = ioc_num,
  1068. };
  1069. device_for_each_child(&sba->dev, &ibase_data,
  1070. setup_ibase_imask_callback);
  1071. }
  1072. #ifdef SBA_AGP_SUPPORT
  1073. static int
  1074. sba_ioc_find_quicksilver(struct device *dev, void *data)
  1075. {
  1076. int *agp_found = data;
  1077. struct parisc_device *lba = to_parisc_device(dev);
  1078. if (IS_QUICKSILVER(lba))
  1079. *agp_found = 1;
  1080. return 0;
  1081. }
  1082. #endif
  1083. static void
  1084. sba_ioc_init_pluto(struct parisc_device *sba, struct ioc *ioc, int ioc_num)
  1085. {
  1086. u32 iova_space_mask;
  1087. u32 iova_space_size;
  1088. int iov_order, tcnfg;
  1089. #ifdef SBA_AGP_SUPPORT
  1090. int agp_found = 0;
  1091. #endif
  1092. /*
  1093. ** Firmware programs the base and size of a "safe IOVA space"
  1094. ** (one that doesn't overlap memory or LMMIO space) in the
  1095. ** IBASE and IMASK registers.
  1096. */
  1097. ioc->ibase = READ_REG(ioc->ioc_hpa + IOC_IBASE);
  1098. iova_space_size = ~(READ_REG(ioc->ioc_hpa + IOC_IMASK) & 0xFFFFFFFFUL) + 1;
  1099. if ((ioc->ibase < 0xfed00000UL) && ((ioc->ibase + iova_space_size) > 0xfee00000UL)) {
  1100. printk("WARNING: IOV space overlaps local config and interrupt message, truncating\n");
  1101. iova_space_size /= 2;
  1102. }
  1103. /*
  1104. ** iov_order is always based on a 1GB IOVA space since we want to
  1105. ** turn on the other half for AGP GART.
  1106. */
  1107. iov_order = get_order(iova_space_size >> (IOVP_SHIFT - PAGE_SHIFT));
  1108. ioc->pdir_size = (iova_space_size / IOVP_SIZE) * sizeof(u64);
  1109. DBG_INIT("%s() hpa 0x%p IOV %dMB (%d bits)\n",
  1110. __func__, ioc->ioc_hpa, iova_space_size >> 20,
  1111. iov_order + PAGE_SHIFT);
  1112. ioc->pdir_base = (void *) __get_free_pages(GFP_KERNEL,
  1113. get_order(ioc->pdir_size));
  1114. if (!ioc->pdir_base)
  1115. panic("Couldn't allocate I/O Page Table\n");
  1116. memset(ioc->pdir_base, 0, ioc->pdir_size);
  1117. DBG_INIT("%s() pdir %p size %x\n",
  1118. __func__, ioc->pdir_base, ioc->pdir_size);
  1119. #ifdef SBA_HINT_SUPPORT
  1120. ioc->hint_shift_pdir = iov_order + PAGE_SHIFT;
  1121. ioc->hint_mask_pdir = ~(0x3 << (iov_order + PAGE_SHIFT));
  1122. DBG_INIT(" hint_shift_pdir %x hint_mask_pdir %lx\n",
  1123. ioc->hint_shift_pdir, ioc->hint_mask_pdir);
  1124. #endif
  1125. WARN_ON((((unsigned long) ioc->pdir_base) & PAGE_MASK) != (unsigned long) ioc->pdir_base);
  1126. WRITE_REG(virt_to_phys(ioc->pdir_base), ioc->ioc_hpa + IOC_PDIR_BASE);
  1127. /* build IMASK for IOC and Elroy */
  1128. iova_space_mask = 0xffffffff;
  1129. iova_space_mask <<= (iov_order + PAGE_SHIFT);
  1130. ioc->imask = iova_space_mask;
  1131. #ifdef ZX1_SUPPORT
  1132. ioc->iovp_mask = ~(iova_space_mask + PAGE_SIZE - 1);
  1133. #endif
  1134. sba_dump_tlb(ioc->ioc_hpa);
  1135. setup_ibase_imask(sba, ioc, ioc_num);
  1136. WRITE_REG(ioc->imask, ioc->ioc_hpa + IOC_IMASK);
  1137. #ifdef CONFIG_64BIT
  1138. /*
  1139. ** Setting the upper bits makes checking for bypass addresses
  1140. ** a little faster later on.
  1141. */
  1142. ioc->imask |= 0xFFFFFFFF00000000UL;
  1143. #endif
  1144. /* Set I/O PDIR Page size to system page size */
  1145. switch (PAGE_SHIFT) {
  1146. case 12: tcnfg = 0; break; /* 4K */
  1147. case 13: tcnfg = 1; break; /* 8K */
  1148. case 14: tcnfg = 2; break; /* 16K */
  1149. case 16: tcnfg = 3; break; /* 64K */
  1150. default:
  1151. panic(__FILE__ "Unsupported system page size %d",
  1152. 1 << PAGE_SHIFT);
  1153. break;
  1154. }
  1155. WRITE_REG(tcnfg, ioc->ioc_hpa + IOC_TCNFG);
  1156. /*
  1157. ** Program the IOC's ibase and enable IOVA translation
  1158. ** Bit zero == enable bit.
  1159. */
  1160. WRITE_REG(ioc->ibase | 1, ioc->ioc_hpa + IOC_IBASE);
  1161. /*
  1162. ** Clear I/O TLB of any possible entries.
  1163. ** (Yes. This is a bit paranoid...but so what)
  1164. */
  1165. WRITE_REG(ioc->ibase | 31, ioc->ioc_hpa + IOC_PCOM);
  1166. #ifdef SBA_AGP_SUPPORT
  1167. /*
  1168. ** If an AGP device is present, only use half of the IOV space
  1169. ** for PCI DMA. Unfortunately we can't know ahead of time
  1170. ** whether GART support will actually be used, for now we
  1171. ** can just key on any AGP device found in the system.
  1172. ** We program the next pdir index after we stop w/ a key for
  1173. ** the GART code to handshake on.
  1174. */
  1175. device_for_each_child(&sba->dev, &agp_found, sba_ioc_find_quicksilver);
  1176. if (agp_found && sba_reserve_agpgart) {
  1177. printk(KERN_INFO "%s: reserving %dMb of IOVA space for agpgart\n",
  1178. __func__, (iova_space_size/2) >> 20);
  1179. ioc->pdir_size /= 2;
  1180. ioc->pdir_base[PDIR_INDEX(iova_space_size/2)] = SBA_AGPGART_COOKIE;
  1181. }
  1182. #endif /*SBA_AGP_SUPPORT*/
  1183. }
  1184. static void
  1185. sba_ioc_init(struct parisc_device *sba, struct ioc *ioc, int ioc_num)
  1186. {
  1187. u32 iova_space_size, iova_space_mask;
  1188. unsigned int pdir_size, iov_order, tcnfg;
  1189. /*
  1190. ** Determine IOVA Space size from memory size.
  1191. **
  1192. ** Ideally, PCI drivers would register the maximum number
  1193. ** of DMA they can have outstanding for each device they
  1194. ** own. Next best thing would be to guess how much DMA
  1195. ** can be outstanding based on PCI Class/sub-class. Both
  1196. ** methods still require some "extra" to support PCI
  1197. ** Hot-Plug/Removal of PCI cards. (aka PCI OLARD).
  1198. **
  1199. ** While we have 32-bits "IOVA" space, top two 2 bits are used
  1200. ** for DMA hints - ergo only 30 bits max.
  1201. */
  1202. iova_space_size = (u32) (totalram_pages/global_ioc_cnt);
  1203. /* limit IOVA space size to 1MB-1GB */
  1204. if (iova_space_size < (1 << (20 - PAGE_SHIFT))) {
  1205. iova_space_size = 1 << (20 - PAGE_SHIFT);
  1206. }
  1207. else if (iova_space_size > (1 << (30 - PAGE_SHIFT))) {
  1208. iova_space_size = 1 << (30 - PAGE_SHIFT);
  1209. }
  1210. /*
  1211. ** iova space must be log2() in size.
  1212. ** thus, pdir/res_map will also be log2().
  1213. ** PIRANHA BUG: Exception is when IO Pdir is 2MB (gets reduced)
  1214. */
  1215. iov_order = get_order(iova_space_size << PAGE_SHIFT);
  1216. /* iova_space_size is now bytes, not pages */
  1217. iova_space_size = 1 << (iov_order + PAGE_SHIFT);
  1218. ioc->pdir_size = pdir_size = (iova_space_size/IOVP_SIZE) * sizeof(u64);
  1219. DBG_INIT("%s() hpa 0x%lx mem %ldMB IOV %dMB (%d bits)\n",
  1220. __func__,
  1221. ioc->ioc_hpa,
  1222. (unsigned long) totalram_pages >> (20 - PAGE_SHIFT),
  1223. iova_space_size>>20,
  1224. iov_order + PAGE_SHIFT);
  1225. ioc->pdir_base = sba_alloc_pdir(pdir_size);
  1226. DBG_INIT("%s() pdir %p size %x\n",
  1227. __func__, ioc->pdir_base, pdir_size);
  1228. #ifdef SBA_HINT_SUPPORT
  1229. /* FIXME : DMA HINTs not used */
  1230. ioc->hint_shift_pdir = iov_order + PAGE_SHIFT;
  1231. ioc->hint_mask_pdir = ~(0x3 << (iov_order + PAGE_SHIFT));
  1232. DBG_INIT(" hint_shift_pdir %x hint_mask_pdir %lx\n",
  1233. ioc->hint_shift_pdir, ioc->hint_mask_pdir);
  1234. #endif
  1235. WRITE_REG64(virt_to_phys(ioc->pdir_base), ioc->ioc_hpa + IOC_PDIR_BASE);
  1236. /* build IMASK for IOC and Elroy */
  1237. iova_space_mask = 0xffffffff;
  1238. iova_space_mask <<= (iov_order + PAGE_SHIFT);
  1239. /*
  1240. ** On C3000 w/512MB mem, HP-UX 10.20 reports:
  1241. ** ibase=0, imask=0xFE000000, size=0x2000000.
  1242. */
  1243. ioc->ibase = 0;
  1244. ioc->imask = iova_space_mask; /* save it */
  1245. #ifdef ZX1_SUPPORT
  1246. ioc->iovp_mask = ~(iova_space_mask + PAGE_SIZE - 1);
  1247. #endif
  1248. DBG_INIT("%s() IOV base 0x%lx mask 0x%0lx\n",
  1249. __func__, ioc->ibase, ioc->imask);
  1250. /*
  1251. ** FIXME: Hint registers are programmed with default hint
  1252. ** values during boot, so hints should be sane even if we
  1253. ** can't reprogram them the way drivers want.
  1254. */
  1255. setup_ibase_imask(sba, ioc, ioc_num);
  1256. /*
  1257. ** Program the IOC's ibase and enable IOVA translation
  1258. */
  1259. WRITE_REG(ioc->ibase | 1, ioc->ioc_hpa+IOC_IBASE);
  1260. WRITE_REG(ioc->imask, ioc->ioc_hpa+IOC_IMASK);
  1261. /* Set I/O PDIR Page size to system page size */
  1262. switch (PAGE_SHIFT) {
  1263. case 12: tcnfg = 0; break; /* 4K */
  1264. case 13: tcnfg = 1; break; /* 8K */
  1265. case 14: tcnfg = 2; break; /* 16K */
  1266. case 16: tcnfg = 3; break; /* 64K */
  1267. default:
  1268. panic(__FILE__ "Unsupported system page size %d",
  1269. 1 << PAGE_SHIFT);
  1270. break;
  1271. }
  1272. /* Set I/O PDIR Page size to PAGE_SIZE (4k/16k/...) */
  1273. WRITE_REG(tcnfg, ioc->ioc_hpa+IOC_TCNFG);
  1274. /*
  1275. ** Clear I/O TLB of any possible entries.
  1276. ** (Yes. This is a bit paranoid...but so what)
  1277. */
  1278. WRITE_REG(0 | 31, ioc->ioc_hpa+IOC_PCOM);
  1279. ioc->ibase = 0; /* used by SBA_IOVA and related macros */
  1280. DBG_INIT("%s() DONE\n", __func__);
  1281. }
  1282. /**************************************************************************
  1283. **
  1284. ** SBA initialization code (HW and SW)
  1285. **
  1286. ** o identify SBA chip itself
  1287. ** o initialize SBA chip modes (HardFail)
  1288. ** o initialize SBA chip modes (HardFail)
  1289. ** o FIXME: initialize DMA hints for reasonable defaults
  1290. **
  1291. **************************************************************************/
  1292. static void __iomem *ioc_remap(struct sba_device *sba_dev, unsigned int offset)
  1293. {
  1294. return ioremap_nocache(sba_dev->dev->hpa.start + offset, SBA_FUNC_SIZE);
  1295. }
  1296. static void sba_hw_init(struct sba_device *sba_dev)
  1297. {
  1298. int i;
  1299. int num_ioc;
  1300. u64 ioc_ctl;
  1301. if (!is_pdc_pat()) {
  1302. /* Shutdown the USB controller on Astro-based workstations.
  1303. ** Once we reprogram the IOMMU, the next DMA performed by
  1304. ** USB will HPMC the box. USB is only enabled if a
  1305. ** keyboard is present and found.
  1306. **
  1307. ** With serial console, j6k v5.0 firmware says:
  1308. ** mem_kbd hpa 0xfee003f8 sba 0x0 pad 0x0 cl_class 0x7
  1309. **
  1310. ** FIXME: Using GFX+USB console at power up but direct
  1311. ** linux to serial console is still broken.
  1312. ** USB could generate DMA so we must reset USB.
  1313. ** The proper sequence would be:
  1314. ** o block console output
  1315. ** o reset USB device
  1316. ** o reprogram serial port
  1317. ** o unblock console output
  1318. */
  1319. if (PAGE0->mem_kbd.cl_class == CL_KEYBD) {
  1320. pdc_io_reset_devices();
  1321. }
  1322. }
  1323. #if 0
  1324. printk("sba_hw_init(): mem_boot 0x%x 0x%x 0x%x 0x%x\n", PAGE0->mem_boot.hpa,
  1325. PAGE0->mem_boot.spa, PAGE0->mem_boot.pad, PAGE0->mem_boot.cl_class);
  1326. /*
  1327. ** Need to deal with DMA from LAN.
  1328. ** Maybe use page zero boot device as a handle to talk
  1329. ** to PDC about which device to shutdown.
  1330. **
  1331. ** Netbooting, j6k v5.0 firmware says:
  1332. ** mem_boot hpa 0xf4008000 sba 0x0 pad 0x0 cl_class 0x1002
  1333. ** ARGH! invalid class.
  1334. */
  1335. if ((PAGE0->mem_boot.cl_class != CL_RANDOM)
  1336. && (PAGE0->mem_boot.cl_class != CL_SEQU)) {
  1337. pdc_io_reset();
  1338. }
  1339. #endif
  1340. if (!IS_PLUTO(sba_dev->dev)) {
  1341. ioc_ctl = READ_REG(sba_dev->sba_hpa+IOC_CTRL);
  1342. DBG_INIT("%s() hpa 0x%lx ioc_ctl 0x%Lx ->",
  1343. __func__, sba_dev->sba_hpa, ioc_ctl);
  1344. ioc_ctl &= ~(IOC_CTRL_RM | IOC_CTRL_NC | IOC_CTRL_CE);
  1345. ioc_ctl |= IOC_CTRL_DD | IOC_CTRL_D4 | IOC_CTRL_TC;
  1346. /* j6700 v1.6 firmware sets 0x294f */
  1347. /* A500 firmware sets 0x4d */
  1348. WRITE_REG(ioc_ctl, sba_dev->sba_hpa+IOC_CTRL);
  1349. #ifdef DEBUG_SBA_INIT
  1350. ioc_ctl = READ_REG64(sba_dev->sba_hpa+IOC_CTRL);
  1351. DBG_INIT(" 0x%Lx\n", ioc_ctl);
  1352. #endif
  1353. } /* if !PLUTO */
  1354. if (IS_ASTRO(sba_dev->dev)) {
  1355. int err;
  1356. sba_dev->ioc[0].ioc_hpa = ioc_remap(sba_dev, ASTRO_IOC_OFFSET);
  1357. num_ioc = 1;
  1358. sba_dev->chip_resv.name = "Astro Intr Ack";
  1359. sba_dev->chip_resv.start = PCI_F_EXTEND | 0xfef00000UL;
  1360. sba_dev->chip_resv.end = PCI_F_EXTEND | (0xff000000UL - 1) ;
  1361. err = request_resource(&iomem_resource, &(sba_dev->chip_resv));
  1362. BUG_ON(err < 0);
  1363. } else if (IS_PLUTO(sba_dev->dev)) {
  1364. int err;
  1365. sba_dev->ioc[0].ioc_hpa = ioc_remap(sba_dev, PLUTO_IOC_OFFSET);
  1366. num_ioc = 1;
  1367. sba_dev->chip_resv.name = "Pluto Intr/PIOP/VGA";
  1368. sba_dev->chip_resv.start = PCI_F_EXTEND | 0xfee00000UL;
  1369. sba_dev->chip_resv.end = PCI_F_EXTEND | (0xff200000UL - 1);
  1370. err = request_resource(&iomem_resource, &(sba_dev->chip_resv));
  1371. WARN_ON(err < 0);
  1372. sba_dev->iommu_resv.name = "IOVA Space";
  1373. sba_dev->iommu_resv.start = 0x40000000UL;
  1374. sba_dev->iommu_resv.end = 0x50000000UL - 1;
  1375. err = request_resource(&iomem_resource, &(sba_dev->iommu_resv));
  1376. WARN_ON(err < 0);
  1377. } else {
  1378. /* IKE, REO */
  1379. sba_dev->ioc[0].ioc_hpa = ioc_remap(sba_dev, IKE_IOC_OFFSET(0));
  1380. sba_dev->ioc[1].ioc_hpa = ioc_remap(sba_dev, IKE_IOC_OFFSET(1));
  1381. num_ioc = 2;
  1382. /* TODO - LOOKUP Ike/Stretch chipset mem map */
  1383. }
  1384. /* XXX: What about Reo Grande? */
  1385. sba_dev->num_ioc = num_ioc;
  1386. for (i = 0; i < num_ioc; i++) {
  1387. void __iomem *ioc_hpa = sba_dev->ioc[i].ioc_hpa;
  1388. unsigned int j;
  1389. for (j=0; j < sizeof(u64) * ROPES_PER_IOC; j+=sizeof(u64)) {
  1390. /*
  1391. * Clear ROPE(N)_CONFIG AO bit.
  1392. * Disables "NT Ordering" (~= !"Relaxed Ordering")
  1393. * Overrides bit 1 in DMA Hint Sets.
  1394. * Improves netperf UDP_STREAM by ~10% for bcm5701.
  1395. */
  1396. if (IS_PLUTO(sba_dev->dev)) {
  1397. void __iomem *rope_cfg;
  1398. unsigned long cfg_val;
  1399. rope_cfg = ioc_hpa + IOC_ROPE0_CFG + j;
  1400. cfg_val = READ_REG(rope_cfg);
  1401. cfg_val &= ~IOC_ROPE_AO;
  1402. WRITE_REG(cfg_val, rope_cfg);
  1403. }
  1404. /*
  1405. ** Make sure the box crashes on rope errors.
  1406. */
  1407. WRITE_REG(HF_ENABLE, ioc_hpa + ROPE0_CTL + j);
  1408. }
  1409. /* flush out the last writes */
  1410. READ_REG(sba_dev->ioc[i].ioc_hpa + ROPE7_CTL);
  1411. DBG_INIT(" ioc[%d] ROPE_CFG 0x%Lx ROPE_DBG 0x%Lx\n",
  1412. i,
  1413. READ_REG(sba_dev->ioc[i].ioc_hpa + 0x40),
  1414. READ_REG(sba_dev->ioc[i].ioc_hpa + 0x50)
  1415. );
  1416. DBG_INIT(" STATUS_CONTROL 0x%Lx FLUSH_CTRL 0x%Lx\n",
  1417. READ_REG(sba_dev->ioc[i].ioc_hpa + 0x108),
  1418. READ_REG(sba_dev->ioc[i].ioc_hpa + 0x400)
  1419. );
  1420. if (IS_PLUTO(sba_dev->dev)) {
  1421. sba_ioc_init_pluto(sba_dev->dev, &(sba_dev->ioc[i]), i);
  1422. } else {
  1423. sba_ioc_init(sba_dev->dev, &(sba_dev->ioc[i]), i);
  1424. }
  1425. }
  1426. }
  1427. static void
  1428. sba_common_init(struct sba_device *sba_dev)
  1429. {
  1430. int i;
  1431. /* add this one to the head of the list (order doesn't matter)
  1432. ** This will be useful for debugging - especially if we get coredumps
  1433. */
  1434. sba_dev->next = sba_list;
  1435. sba_list = sba_dev;
  1436. for(i=0; i< sba_dev->num_ioc; i++) {
  1437. int res_size;
  1438. #ifdef DEBUG_DMB_TRAP
  1439. extern void iterate_pages(unsigned long , unsigned long ,
  1440. void (*)(pte_t * , unsigned long),
  1441. unsigned long );
  1442. void set_data_memory_break(pte_t * , unsigned long);
  1443. #endif
  1444. /* resource map size dictated by pdir_size */
  1445. res_size = sba_dev->ioc[i].pdir_size/sizeof(u64); /* entries */
  1446. /* Second part of PIRANHA BUG */
  1447. if (piranha_bad_128k) {
  1448. res_size -= (128*1024)/sizeof(u64);
  1449. }
  1450. res_size >>= 3; /* convert bit count to byte count */
  1451. DBG_INIT("%s() res_size 0x%x\n",
  1452. __func__, res_size);
  1453. sba_dev->ioc[i].res_size = res_size;
  1454. sba_dev->ioc[i].res_map = (char *) __get_free_pages(GFP_KERNEL, get_order(res_size));
  1455. #ifdef DEBUG_DMB_TRAP
  1456. iterate_pages( sba_dev->ioc[i].res_map, res_size,
  1457. set_data_memory_break, 0);
  1458. #endif
  1459. if (NULL == sba_dev->ioc[i].res_map)
  1460. {
  1461. panic("%s:%s() could not allocate resource map\n",
  1462. __FILE__, __func__ );
  1463. }
  1464. memset(sba_dev->ioc[i].res_map, 0, res_size);
  1465. /* next available IOVP - circular search */
  1466. sba_dev->ioc[i].res_hint = (unsigned long *)
  1467. &(sba_dev->ioc[i].res_map[L1_CACHE_BYTES]);
  1468. #ifdef ASSERT_PDIR_SANITY
  1469. /* Mark first bit busy - ie no IOVA 0 */
  1470. sba_dev->ioc[i].res_map[0] = 0x80;
  1471. sba_dev->ioc[i].pdir_base[0] = 0xeeffc0addbba0080ULL;
  1472. #endif
  1473. /* Third (and last) part of PIRANHA BUG */
  1474. if (piranha_bad_128k) {
  1475. /* region from +1408K to +1536 is un-usable. */
  1476. int idx_start = (1408*1024/sizeof(u64)) >> 3;
  1477. int idx_end = (1536*1024/sizeof(u64)) >> 3;
  1478. long *p_start = (long *) &(sba_dev->ioc[i].res_map[idx_start]);
  1479. long *p_end = (long *) &(sba_dev->ioc[i].res_map[idx_end]);
  1480. /* mark that part of the io pdir busy */
  1481. while (p_start < p_end)
  1482. *p_start++ = -1;
  1483. }
  1484. #ifdef DEBUG_DMB_TRAP
  1485. iterate_pages( sba_dev->ioc[i].res_map, res_size,
  1486. set_data_memory_break, 0);
  1487. iterate_pages( sba_dev->ioc[i].pdir_base, sba_dev->ioc[i].pdir_size,
  1488. set_data_memory_break, 0);
  1489. #endif
  1490. DBG_INIT("%s() %d res_map %x %p\n",
  1491. __func__, i, res_size, sba_dev->ioc[i].res_map);
  1492. }
  1493. spin_lock_init(&sba_dev->sba_lock);
  1494. ioc_needs_fdc = boot_cpu_data.pdc.capabilities & PDC_MODEL_IOPDIR_FDC;
  1495. #ifdef DEBUG_SBA_INIT
  1496. /*
  1497. * If the PDC_MODEL capabilities has Non-coherent IO-PDIR bit set
  1498. * (bit #61, big endian), we have to flush and sync every time
  1499. * IO-PDIR is changed in Ike/Astro.
  1500. */
  1501. if (ioc_needs_fdc) {
  1502. printk(KERN_INFO MODULE_NAME " FDC/SYNC required.\n");
  1503. } else {
  1504. printk(KERN_INFO MODULE_NAME " IOC has cache coherent PDIR.\n");
  1505. }
  1506. #endif
  1507. }
  1508. #ifdef CONFIG_PROC_FS
  1509. static int sba_proc_info(struct seq_file *m, void *p)
  1510. {
  1511. struct sba_device *sba_dev = sba_list;
  1512. struct ioc *ioc = &sba_dev->ioc[0]; /* FIXME: Multi-IOC support! */
  1513. int total_pages = (int) (ioc->res_size << 3); /* 8 bits per byte */
  1514. #ifdef SBA_COLLECT_STATS
  1515. unsigned long avg = 0, min, max;
  1516. #endif
  1517. int i;
  1518. seq_printf(m, "%s rev %d.%d\n",
  1519. sba_dev->name,
  1520. (sba_dev->hw_rev & 0x7) + 1,
  1521. (sba_dev->hw_rev & 0x18) >> 3);
  1522. seq_printf(m, "IO PDIR size : %d bytes (%d entries)\n",
  1523. (int)((ioc->res_size << 3) * sizeof(u64)), /* 8 bits/byte */
  1524. total_pages);
  1525. seq_printf(m, "Resource bitmap : %d bytes (%d pages)\n",
  1526. ioc->res_size, ioc->res_size << 3); /* 8 bits per byte */
  1527. seq_printf(m, "LMMIO_BASE/MASK/ROUTE %08x %08x %08x\n",
  1528. READ_REG32(sba_dev->sba_hpa + LMMIO_DIST_BASE),
  1529. READ_REG32(sba_dev->sba_hpa + LMMIO_DIST_MASK),
  1530. READ_REG32(sba_dev->sba_hpa + LMMIO_DIST_ROUTE));
  1531. for (i=0; i<4; i++)
  1532. seq_printf(m, "DIR%d_BASE/MASK/ROUTE %08x %08x %08x\n",
  1533. i,
  1534. READ_REG32(sba_dev->sba_hpa + LMMIO_DIRECT0_BASE + i*0x18),
  1535. READ_REG32(sba_dev->sba_hpa + LMMIO_DIRECT0_MASK + i*0x18),
  1536. READ_REG32(sba_dev->sba_hpa + LMMIO_DIRECT0_ROUTE + i*0x18));
  1537. #ifdef SBA_COLLECT_STATS
  1538. seq_printf(m, "IO PDIR entries : %ld free %ld used (%d%%)\n",
  1539. total_pages - ioc->used_pages, ioc->used_pages,
  1540. (int)(ioc->used_pages * 100 / total_pages));
  1541. min = max = ioc->avg_search[0];
  1542. for (i = 0; i < SBA_SEARCH_SAMPLE; i++) {
  1543. avg += ioc->avg_search[i];
  1544. if (ioc->avg_search[i] > max) max = ioc->avg_search[i];
  1545. if (ioc->avg_search[i] < min) min = ioc->avg_search[i];
  1546. }
  1547. avg /= SBA_SEARCH_SAMPLE;
  1548. seq_printf(m, " Bitmap search : %ld/%ld/%ld (min/avg/max CPU Cycles)\n",
  1549. min, avg, max);
  1550. seq_printf(m, "pci_map_single(): %12ld calls %12ld pages (avg %d/1000)\n",
  1551. ioc->msingle_calls, ioc->msingle_pages,
  1552. (int)((ioc->msingle_pages * 1000)/ioc->msingle_calls));
  1553. /* KLUGE - unmap_sg calls unmap_single for each mapped page */
  1554. min = ioc->usingle_calls;
  1555. max = ioc->usingle_pages - ioc->usg_pages;
  1556. seq_printf(m, "pci_unmap_single: %12ld calls %12ld pages (avg %d/1000)\n",
  1557. min, max, (int)((max * 1000)/min));
  1558. seq_printf(m, "pci_map_sg() : %12ld calls %12ld pages (avg %d/1000)\n",
  1559. ioc->msg_calls, ioc->msg_pages,
  1560. (int)((ioc->msg_pages * 1000)/ioc->msg_calls));
  1561. seq_printf(m, "pci_unmap_sg() : %12ld calls %12ld pages (avg %d/1000)\n",
  1562. ioc->usg_calls, ioc->usg_pages,
  1563. (int)((ioc->usg_pages * 1000)/ioc->usg_calls));
  1564. #endif
  1565. return 0;
  1566. }
  1567. static int
  1568. sba_proc_open(struct inode *i, struct file *f)
  1569. {
  1570. return single_open(f, &sba_proc_info, NULL);
  1571. }
  1572. static const struct file_operations sba_proc_fops = {
  1573. .owner = THIS_MODULE,
  1574. .open = sba_proc_open,
  1575. .read = seq_read,
  1576. .llseek = seq_lseek,
  1577. .release = single_release,
  1578. };
  1579. static int
  1580. sba_proc_bitmap_info(struct seq_file *m, void *p)
  1581. {
  1582. struct sba_device *sba_dev = sba_list;
  1583. struct ioc *ioc = &sba_dev->ioc[0]; /* FIXME: Multi-IOC support! */
  1584. seq_hex_dump(m, " ", DUMP_PREFIX_NONE, 32, 4, ioc->res_map,
  1585. ioc->res_size, false);
  1586. seq_putc(m, '\n');
  1587. return 0;
  1588. }
  1589. static int
  1590. sba_proc_bitmap_open(struct inode *i, struct file *f)
  1591. {
  1592. return single_open(f, &sba_proc_bitmap_info, NULL);
  1593. }
  1594. static const struct file_operations sba_proc_bitmap_fops = {
  1595. .owner = THIS_MODULE,
  1596. .open = sba_proc_bitmap_open,
  1597. .read = seq_read,
  1598. .llseek = seq_lseek,
  1599. .release = single_release,
  1600. };
  1601. #endif /* CONFIG_PROC_FS */
  1602. static struct parisc_device_id sba_tbl[] = {
  1603. { HPHW_IOA, HVERSION_REV_ANY_ID, ASTRO_RUNWAY_PORT, 0xb },
  1604. { HPHW_BCPORT, HVERSION_REV_ANY_ID, IKE_MERCED_PORT, 0xc },
  1605. { HPHW_BCPORT, HVERSION_REV_ANY_ID, REO_MERCED_PORT, 0xc },
  1606. { HPHW_BCPORT, HVERSION_REV_ANY_ID, REOG_MERCED_PORT, 0xc },
  1607. { HPHW_IOA, HVERSION_REV_ANY_ID, PLUTO_MCKINLEY_PORT, 0xc },
  1608. { 0, }
  1609. };
  1610. static int sba_driver_callback(struct parisc_device *);
  1611. static struct parisc_driver sba_driver = {
  1612. .name = MODULE_NAME,
  1613. .id_table = sba_tbl,
  1614. .probe = sba_driver_callback,
  1615. };
  1616. /*
  1617. ** Determine if sba should claim this chip (return 0) or not (return 1).
  1618. ** If so, initialize the chip and tell other partners in crime they
  1619. ** have work to do.
  1620. */
  1621. static int sba_driver_callback(struct parisc_device *dev)
  1622. {
  1623. struct sba_device *sba_dev;
  1624. u32 func_class;
  1625. int i;
  1626. char *version;
  1627. void __iomem *sba_addr = ioremap_nocache(dev->hpa.start, SBA_FUNC_SIZE);
  1628. #ifdef CONFIG_PROC_FS
  1629. struct proc_dir_entry *root;
  1630. #endif
  1631. sba_dump_ranges(sba_addr);
  1632. /* Read HW Rev First */
  1633. func_class = READ_REG(sba_addr + SBA_FCLASS);
  1634. if (IS_ASTRO(dev)) {
  1635. unsigned long fclass;
  1636. static char astro_rev[]="Astro ?.?";
  1637. /* Astro is broken...Read HW Rev First */
  1638. fclass = READ_REG(sba_addr);
  1639. astro_rev[6] = '1' + (char) (fclass & 0x7);
  1640. astro_rev[8] = '0' + (char) ((fclass & 0x18) >> 3);
  1641. version = astro_rev;
  1642. } else if (IS_IKE(dev)) {
  1643. static char ike_rev[] = "Ike rev ?";
  1644. ike_rev[8] = '0' + (char) (func_class & 0xff);
  1645. version = ike_rev;
  1646. } else if (IS_PLUTO(dev)) {
  1647. static char pluto_rev[]="Pluto ?.?";
  1648. pluto_rev[6] = '0' + (char) ((func_class & 0xf0) >> 4);
  1649. pluto_rev[8] = '0' + (char) (func_class & 0x0f);
  1650. version = pluto_rev;
  1651. } else {
  1652. static char reo_rev[] = "REO rev ?";
  1653. reo_rev[8] = '0' + (char) (func_class & 0xff);
  1654. version = reo_rev;
  1655. }
  1656. if (!global_ioc_cnt) {
  1657. global_ioc_cnt = count_parisc_driver(&sba_driver);
  1658. /* Astro and Pluto have one IOC per SBA */
  1659. if ((!IS_ASTRO(dev)) || (!IS_PLUTO(dev)))
  1660. global_ioc_cnt *= 2;
  1661. }
  1662. printk(KERN_INFO "%s found %s at 0x%llx\n",
  1663. MODULE_NAME, version, (unsigned long long)dev->hpa.start);
  1664. sba_dev = kzalloc(sizeof(struct sba_device), GFP_KERNEL);
  1665. if (!sba_dev) {
  1666. printk(KERN_ERR MODULE_NAME " - couldn't alloc sba_device\n");
  1667. return -ENOMEM;
  1668. }
  1669. parisc_set_drvdata(dev, sba_dev);
  1670. for(i=0; i<MAX_IOC; i++)
  1671. spin_lock_init(&(sba_dev->ioc[i].res_lock));
  1672. sba_dev->dev = dev;
  1673. sba_dev->hw_rev = func_class;
  1674. sba_dev->name = dev->name;
  1675. sba_dev->sba_hpa = sba_addr;
  1676. sba_get_pat_resources(sba_dev);
  1677. sba_hw_init(sba_dev);
  1678. sba_common_init(sba_dev);
  1679. hppa_dma_ops = &sba_ops;
  1680. #ifdef CONFIG_PROC_FS
  1681. switch (dev->id.hversion) {
  1682. case PLUTO_MCKINLEY_PORT:
  1683. root = proc_mckinley_root;
  1684. break;
  1685. case ASTRO_RUNWAY_PORT:
  1686. case IKE_MERCED_PORT:
  1687. default:
  1688. root = proc_runway_root;
  1689. break;
  1690. }
  1691. proc_create("sba_iommu", 0, root, &sba_proc_fops);
  1692. proc_create("sba_iommu-bitmap", 0, root, &sba_proc_bitmap_fops);
  1693. #endif
  1694. parisc_has_iommu();
  1695. return 0;
  1696. }
  1697. /*
  1698. ** One time initialization to let the world know the SBA was found.
  1699. ** This is the only routine which is NOT static.
  1700. ** Must be called exactly once before pci_init().
  1701. */
  1702. void __init sba_init(void)
  1703. {
  1704. register_parisc_driver(&sba_driver);
  1705. }
  1706. /**
  1707. * sba_get_iommu - Assign the iommu pointer for the pci bus controller.
  1708. * @dev: The parisc device.
  1709. *
  1710. * Returns the appropriate IOMMU data for the given parisc PCI controller.
  1711. * This is cached and used later for PCI DMA Mapping.
  1712. */
  1713. void * sba_get_iommu(struct parisc_device *pci_hba)
  1714. {
  1715. struct parisc_device *sba_dev = parisc_parent(pci_hba);
  1716. struct sba_device *sba = dev_get_drvdata(&sba_dev->dev);
  1717. char t = sba_dev->id.hw_type;
  1718. int iocnum = (pci_hba->hw_path >> 3); /* rope # */
  1719. WARN_ON((t != HPHW_IOA) && (t != HPHW_BCPORT));
  1720. return &(sba->ioc[iocnum]);
  1721. }
  1722. /**
  1723. * sba_directed_lmmio - return first directed LMMIO range routed to rope
  1724. * @pa_dev: The parisc device.
  1725. * @r: resource PCI host controller wants start/end fields assigned.
  1726. *
  1727. * For the given parisc PCI controller, determine if any direct ranges
  1728. * are routed down the corresponding rope.
  1729. */
  1730. void sba_directed_lmmio(struct parisc_device *pci_hba, struct resource *r)
  1731. {
  1732. struct parisc_device *sba_dev = parisc_parent(pci_hba);
  1733. struct sba_device *sba = dev_get_drvdata(&sba_dev->dev);
  1734. char t = sba_dev->id.hw_type;
  1735. int i;
  1736. int rope = (pci_hba->hw_path & (ROPES_PER_IOC-1)); /* rope # */
  1737. BUG_ON((t!=HPHW_IOA) && (t!=HPHW_BCPORT));
  1738. r->start = r->end = 0;
  1739. /* Astro has 4 directed ranges. Not sure about Ike/Pluto/et al */
  1740. for (i=0; i<4; i++) {
  1741. int base, size;
  1742. void __iomem *reg = sba->sba_hpa + i*0x18;
  1743. base = READ_REG32(reg + LMMIO_DIRECT0_BASE);
  1744. if ((base & 1) == 0)
  1745. continue; /* not enabled */
  1746. size = READ_REG32(reg + LMMIO_DIRECT0_ROUTE);
  1747. if ((size & (ROPES_PER_IOC-1)) != rope)
  1748. continue; /* directed down different rope */
  1749. r->start = (base & ~1UL) | PCI_F_EXTEND;
  1750. size = ~ READ_REG32(reg + LMMIO_DIRECT0_MASK);
  1751. r->end = r->start + size;
  1752. r->flags = IORESOURCE_MEM;
  1753. }
  1754. }
  1755. /**
  1756. * sba_distributed_lmmio - return portion of distributed LMMIO range
  1757. * @pa_dev: The parisc device.
  1758. * @r: resource PCI host controller wants start/end fields assigned.
  1759. *
  1760. * For the given parisc PCI controller, return portion of distributed LMMIO
  1761. * range. The distributed LMMIO is always present and it's just a question
  1762. * of the base address and size of the range.
  1763. */
  1764. void sba_distributed_lmmio(struct parisc_device *pci_hba, struct resource *r )
  1765. {
  1766. struct parisc_device *sba_dev = parisc_parent(pci_hba);
  1767. struct sba_device *sba = dev_get_drvdata(&sba_dev->dev);
  1768. char t = sba_dev->id.hw_type;
  1769. int base, size;
  1770. int rope = (pci_hba->hw_path & (ROPES_PER_IOC-1)); /* rope # */
  1771. BUG_ON((t!=HPHW_IOA) && (t!=HPHW_BCPORT));
  1772. r->start = r->end = 0;
  1773. base = READ_REG32(sba->sba_hpa + LMMIO_DIST_BASE);
  1774. if ((base & 1) == 0) {
  1775. BUG(); /* Gah! Distr Range wasn't enabled! */
  1776. return;
  1777. }
  1778. r->start = (base & ~1UL) | PCI_F_EXTEND;
  1779. size = (~READ_REG32(sba->sba_hpa + LMMIO_DIST_MASK)) / ROPES_PER_IOC;
  1780. r->start += rope * (size + 1); /* adjust base for this rope */
  1781. r->end = r->start + size;
  1782. r->flags = IORESOURCE_MEM;
  1783. }