exynos4415.h 9.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360
  1. /*
  2. * Copyright (c) 2014 Samsung Electronics Co., Ltd.
  3. * Author: Chanwoo Choi <[email protected]>
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License version 2 as
  7. * published by the Free Software Foundation.
  8. *
  9. * Device Tree binding constants for Samsung Exynos4415 clock controllers.
  10. */
  11. #ifndef _DT_BINDINGS_CLOCK_SAMSUNG_EXYNOS4415_CLOCK_H
  12. #define _DT_BINDINGS_CLOCK_SAMSUNG_EXYNOS4415_CLOCK_H
  13. /*
  14. * Let each exported clock get a unique index, which is used on DT-enabled
  15. * platforms to lookup the clock from a clock specifier. These indices are
  16. * therefore considered an ABI and so must not be changed. This implies
  17. * that new clocks should be added either in free spaces between clock groups
  18. * or at the end.
  19. */
  20. /*
  21. * Main CMU
  22. */
  23. #define CLK_OSCSEL 1
  24. #define CLK_FIN_PLL 2
  25. #define CLK_FOUT_APLL 3
  26. #define CLK_FOUT_MPLL 4
  27. #define CLK_FOUT_EPLL 5
  28. #define CLK_FOUT_G3D_PLL 6
  29. #define CLK_FOUT_ISP_PLL 7
  30. #define CLK_FOUT_DISP_PLL 8
  31. /* Muxes */
  32. #define CLK_MOUT_MPLL_USER_L 16
  33. #define CLK_MOUT_GDL 17
  34. #define CLK_MOUT_MPLL_USER_R 18
  35. #define CLK_MOUT_GDR 19
  36. #define CLK_MOUT_EBI 20
  37. #define CLK_MOUT_ACLK_200 21
  38. #define CLK_MOUT_ACLK_160 22
  39. #define CLK_MOUT_ACLK_100 23
  40. #define CLK_MOUT_ACLK_266 24
  41. #define CLK_MOUT_G3D_PLL 25
  42. #define CLK_MOUT_EPLL 26
  43. #define CLK_MOUT_EBI_1 27
  44. #define CLK_MOUT_ISP_PLL 28
  45. #define CLK_MOUT_DISP_PLL 29
  46. #define CLK_MOUT_MPLL_USER_T 30
  47. #define CLK_MOUT_ACLK_400_MCUISP 31
  48. #define CLK_MOUT_G3D_PLLSRC 32
  49. #define CLK_MOUT_CSIS1 33
  50. #define CLK_MOUT_CSIS0 34
  51. #define CLK_MOUT_CAM1 35
  52. #define CLK_MOUT_FIMC3_LCLK 36
  53. #define CLK_MOUT_FIMC2_LCLK 37
  54. #define CLK_MOUT_FIMC1_LCLK 38
  55. #define CLK_MOUT_FIMC0_LCLK 39
  56. #define CLK_MOUT_MFC 40
  57. #define CLK_MOUT_MFC_1 41
  58. #define CLK_MOUT_MFC_0 42
  59. #define CLK_MOUT_G3D 43
  60. #define CLK_MOUT_G3D_1 44
  61. #define CLK_MOUT_G3D_0 45
  62. #define CLK_MOUT_MIPI0 46
  63. #define CLK_MOUT_FIMD0 47
  64. #define CLK_MOUT_TSADC_ISP 48
  65. #define CLK_MOUT_UART_ISP 49
  66. #define CLK_MOUT_SPI1_ISP 50
  67. #define CLK_MOUT_SPI0_ISP 51
  68. #define CLK_MOUT_PWM_ISP 52
  69. #define CLK_MOUT_AUDIO0 53
  70. #define CLK_MOUT_TSADC 54
  71. #define CLK_MOUT_MMC2 55
  72. #define CLK_MOUT_MMC1 56
  73. #define CLK_MOUT_MMC0 57
  74. #define CLK_MOUT_UART3 58
  75. #define CLK_MOUT_UART2 59
  76. #define CLK_MOUT_UART1 60
  77. #define CLK_MOUT_UART0 61
  78. #define CLK_MOUT_SPI2 62
  79. #define CLK_MOUT_SPI1 63
  80. #define CLK_MOUT_SPI0 64
  81. #define CLK_MOUT_SPDIF 65
  82. #define CLK_MOUT_AUDIO2 66
  83. #define CLK_MOUT_AUDIO1 67
  84. #define CLK_MOUT_MPLL_USER_C 68
  85. #define CLK_MOUT_HPM 69
  86. #define CLK_MOUT_CORE 70
  87. #define CLK_MOUT_APLL 71
  88. #define CLK_MOUT_PXLASYNC_CSIS1_FIMC 72
  89. #define CLK_MOUT_PXLASYNC_CSIS0_FIMC 73
  90. #define CLK_MOUT_JPEG 74
  91. #define CLK_MOUT_JPEG1 75
  92. #define CLK_MOUT_JPEG0 76
  93. #define CLK_MOUT_ACLK_ISP0_300 77
  94. #define CLK_MOUT_ACLK_ISP0_400 78
  95. #define CLK_MOUT_ACLK_ISP0_300_USER 79
  96. #define CLK_MOUT_ACLK_ISP1_300 80
  97. #define CLK_MOUT_ACLK_ISP1_300_USER 81
  98. #define CLK_MOUT_HDMI 82
  99. /* Dividers */
  100. #define CLK_DIV_GPL 90
  101. #define CLK_DIV_GDL 91
  102. #define CLK_DIV_GPR 92
  103. #define CLK_DIV_GDR 93
  104. #define CLK_DIV_ACLK_400_MCUISP 94
  105. #define CLK_DIV_EBI 95
  106. #define CLK_DIV_ACLK_200 96
  107. #define CLK_DIV_ACLK_160 97
  108. #define CLK_DIV_ACLK_100 98
  109. #define CLK_DIV_ACLK_266 99
  110. #define CLK_DIV_CSIS1 100
  111. #define CLK_DIV_CSIS0 101
  112. #define CLK_DIV_CAM1 102
  113. #define CLK_DIV_FIMC3_LCLK 103
  114. #define CLK_DIV_FIMC2_LCLK 104
  115. #define CLK_DIV_FIMC1_LCLK 105
  116. #define CLK_DIV_FIMC0_LCLK 106
  117. #define CLK_DIV_TV_BLK 107
  118. #define CLK_DIV_MFC 108
  119. #define CLK_DIV_G3D 109
  120. #define CLK_DIV_MIPI0_PRE 110
  121. #define CLK_DIV_MIPI0 111
  122. #define CLK_DIV_FIMD0 112
  123. #define CLK_DIV_UART_ISP 113
  124. #define CLK_DIV_SPI1_ISP_PRE 114
  125. #define CLK_DIV_SPI1_ISP 115
  126. #define CLK_DIV_SPI0_ISP_PRE 116
  127. #define CLK_DIV_SPI0_ISP 117
  128. #define CLK_DIV_PWM_ISP 118
  129. #define CLK_DIV_PCM0 119
  130. #define CLK_DIV_AUDIO0 120
  131. #define CLK_DIV_TSADC_PRE 121
  132. #define CLK_DIV_TSADC 122
  133. #define CLK_DIV_MMC1_PRE 123
  134. #define CLK_DIV_MMC1 124
  135. #define CLK_DIV_MMC0_PRE 125
  136. #define CLK_DIV_MMC0 126
  137. #define CLK_DIV_MMC2_PRE 127
  138. #define CLK_DIV_MMC2 128
  139. #define CLK_DIV_UART3 129
  140. #define CLK_DIV_UART2 130
  141. #define CLK_DIV_UART1 131
  142. #define CLK_DIV_UART0 132
  143. #define CLK_DIV_SPI1_PRE 133
  144. #define CLK_DIV_SPI1 134
  145. #define CLK_DIV_SPI0_PRE 135
  146. #define CLK_DIV_SPI0 136
  147. #define CLK_DIV_SPI2_PRE 137
  148. #define CLK_DIV_SPI2 138
  149. #define CLK_DIV_PCM2 139
  150. #define CLK_DIV_AUDIO2 140
  151. #define CLK_DIV_PCM1 141
  152. #define CLK_DIV_AUDIO1 142
  153. #define CLK_DIV_I2S1 143
  154. #define CLK_DIV_PXLASYNC_CSIS1_FIMC 144
  155. #define CLK_DIV_PXLASYNC_CSIS0_FIMC 145
  156. #define CLK_DIV_JPEG 146
  157. #define CLK_DIV_CORE2 147
  158. #define CLK_DIV_APLL 148
  159. #define CLK_DIV_PCLK_DBG 149
  160. #define CLK_DIV_ATB 150
  161. #define CLK_DIV_PERIPH 151
  162. #define CLK_DIV_COREM1 152
  163. #define CLK_DIV_COREM0 153
  164. #define CLK_DIV_CORE 154
  165. #define CLK_DIV_HPM 155
  166. #define CLK_DIV_COPY 156
  167. /* Gates */
  168. #define CLK_ASYNC_G3D 180
  169. #define CLK_ASYNC_MFCL 181
  170. #define CLK_ASYNC_TVX 182
  171. #define CLK_PPMULEFT 183
  172. #define CLK_GPIO_LEFT 184
  173. #define CLK_PPMUIMAGE 185
  174. #define CLK_QEMDMA2 186
  175. #define CLK_QEROTATOR 187
  176. #define CLK_SMMUMDMA2 188
  177. #define CLK_SMMUROTATOR 189
  178. #define CLK_MDMA2 190
  179. #define CLK_ROTATOR 191
  180. #define CLK_ASYNC_ISPMX 192
  181. #define CLK_ASYNC_MAUDIOX 193
  182. #define CLK_ASYNC_MFCR 194
  183. #define CLK_ASYNC_FSYSD 195
  184. #define CLK_ASYNC_LCD0X 196
  185. #define CLK_ASYNC_CAMX 197
  186. #define CLK_PPMURIGHT 198
  187. #define CLK_GPIO_RIGHT 199
  188. #define CLK_ANTIRBK_APBIF 200
  189. #define CLK_EFUSE_WRITER_APBIF 201
  190. #define CLK_MONOCNT 202
  191. #define CLK_TZPC6 203
  192. #define CLK_PROVISIONKEY1 204
  193. #define CLK_PROVISIONKEY0 205
  194. #define CLK_CMU_ISPPART 206
  195. #define CLK_TMU_APBIF 207
  196. #define CLK_KEYIF 208
  197. #define CLK_RTC 209
  198. #define CLK_WDT 210
  199. #define CLK_MCT 211
  200. #define CLK_SECKEY 212
  201. #define CLK_HDMI_CEC 213
  202. #define CLK_TZPC5 214
  203. #define CLK_TZPC4 215
  204. #define CLK_TZPC3 216
  205. #define CLK_TZPC2 217
  206. #define CLK_TZPC1 218
  207. #define CLK_TZPC0 219
  208. #define CLK_CMU_COREPART 220
  209. #define CLK_CMU_TOPPART 221
  210. #define CLK_PMU_APBIF 222
  211. #define CLK_SYSREG 223
  212. #define CLK_CHIP_ID 224
  213. #define CLK_SMMUFIMC_LITE2 225
  214. #define CLK_FIMC_LITE2 226
  215. #define CLK_PIXELASYNCM1 227
  216. #define CLK_PIXELASYNCM0 228
  217. #define CLK_PPMUCAMIF 229
  218. #define CLK_SMMUJPEG 230
  219. #define CLK_SMMUFIMC3 231
  220. #define CLK_SMMUFIMC2 232
  221. #define CLK_SMMUFIMC1 233
  222. #define CLK_SMMUFIMC0 234
  223. #define CLK_JPEG 235
  224. #define CLK_CSIS1 236
  225. #define CLK_CSIS0 237
  226. #define CLK_FIMC3 238
  227. #define CLK_FIMC2 239
  228. #define CLK_FIMC1 240
  229. #define CLK_FIMC0 241
  230. #define CLK_PPMUTV 242
  231. #define CLK_SMMUTV 243
  232. #define CLK_HDMI 244
  233. #define CLK_MIXER 245
  234. #define CLK_VP 246
  235. #define CLK_PPMUMFC_R 247
  236. #define CLK_PPMUMFC_L 248
  237. #define CLK_SMMUMFC_R 249
  238. #define CLK_SMMUMFC_L 250
  239. #define CLK_MFC 251
  240. #define CLK_PPMUG3D 252
  241. #define CLK_G3D 253
  242. #define CLK_PPMULCD0 254
  243. #define CLK_SMMUFIMD0 255
  244. #define CLK_DSIM0 256
  245. #define CLK_SMIES 257
  246. #define CLK_MIE0 258
  247. #define CLK_FIMD0 259
  248. #define CLK_TSADC 260
  249. #define CLK_PPMUFILE 261
  250. #define CLK_NFCON 262
  251. #define CLK_USBDEVICE 263
  252. #define CLK_USBHOST 264
  253. #define CLK_SROMC 265
  254. #define CLK_SDMMC2 266
  255. #define CLK_SDMMC1 267
  256. #define CLK_SDMMC0 268
  257. #define CLK_PDMA1 269
  258. #define CLK_PDMA0 270
  259. #define CLK_SPDIF 271
  260. #define CLK_PWM 272
  261. #define CLK_PCM2 273
  262. #define CLK_PCM1 274
  263. #define CLK_I2S1 275
  264. #define CLK_SPI2 276
  265. #define CLK_SPI1 277
  266. #define CLK_SPI0 278
  267. #define CLK_I2CHDMI 279
  268. #define CLK_I2C7 280
  269. #define CLK_I2C6 281
  270. #define CLK_I2C5 282
  271. #define CLK_I2C4 283
  272. #define CLK_I2C3 284
  273. #define CLK_I2C2 285
  274. #define CLK_I2C1 286
  275. #define CLK_I2C0 287
  276. #define CLK_UART3 288
  277. #define CLK_UART2 289
  278. #define CLK_UART1 290
  279. #define CLK_UART0 291
  280. /* Special clocks */
  281. #define CLK_SCLK_PXLAYSNC_CSIS1_FIMC 330
  282. #define CLK_SCLK_PXLAYSNC_CSIS0_FIMC 331
  283. #define CLK_SCLK_JPEG 332
  284. #define CLK_SCLK_CSIS1 333
  285. #define CLK_SCLK_CSIS0 334
  286. #define CLK_SCLK_CAM1 335
  287. #define CLK_SCLK_FIMC3_LCLK 336
  288. #define CLK_SCLK_FIMC2_LCLK 337
  289. #define CLK_SCLK_FIMC1_LCLK 338
  290. #define CLK_SCLK_FIMC0_LCLK 339
  291. #define CLK_SCLK_PIXEL 340
  292. #define CLK_SCLK_HDMI 341
  293. #define CLK_SCLK_MIXER 342
  294. #define CLK_SCLK_MFC 343
  295. #define CLK_SCLK_G3D 344
  296. #define CLK_SCLK_MIPIDPHY4L 345
  297. #define CLK_SCLK_MIPI0 346
  298. #define CLK_SCLK_MDNIE0 347
  299. #define CLK_SCLK_FIMD0 348
  300. #define CLK_SCLK_PCM0 349
  301. #define CLK_SCLK_AUDIO0 350
  302. #define CLK_SCLK_TSADC 351
  303. #define CLK_SCLK_EBI 352
  304. #define CLK_SCLK_MMC2 353
  305. #define CLK_SCLK_MMC1 354
  306. #define CLK_SCLK_MMC0 355
  307. #define CLK_SCLK_I2S 356
  308. #define CLK_SCLK_PCM2 357
  309. #define CLK_SCLK_PCM1 358
  310. #define CLK_SCLK_AUDIO2 359
  311. #define CLK_SCLK_AUDIO1 360
  312. #define CLK_SCLK_SPDIF 361
  313. #define CLK_SCLK_SPI2 362
  314. #define CLK_SCLK_SPI1 363
  315. #define CLK_SCLK_SPI0 364
  316. #define CLK_SCLK_UART3 365
  317. #define CLK_SCLK_UART2 366
  318. #define CLK_SCLK_UART1 367
  319. #define CLK_SCLK_UART0 368
  320. #define CLK_SCLK_HDMIPHY 369
  321. /*
  322. * Total number of clocks of main CMU.
  323. * NOTE: Must be equal to last clock ID increased by one.
  324. */
  325. #define CLK_NR_CLKS 370
  326. /*
  327. * CMU DMC
  328. */
  329. #define CLK_DMC_FOUT_MPLL 1
  330. #define CLK_DMC_FOUT_BPLL 2
  331. #define CLK_DMC_MOUT_MPLL 3
  332. #define CLK_DMC_MOUT_BPLL 4
  333. #define CLK_DMC_MOUT_DPHY 5
  334. #define CLK_DMC_MOUT_DMC_BUS 6
  335. #define CLK_DMC_DIV_DMC 7
  336. #define CLK_DMC_DIV_DPHY 8
  337. #define CLK_DMC_DIV_DMC_PRE 9
  338. #define CLK_DMC_DIV_DMCP 10
  339. #define CLK_DMC_DIV_DMCD 11
  340. #define CLK_DMC_DIV_MPLL_PRE 12
  341. /*
  342. * Total number of clocks of CMU_DMC.
  343. * NOTE: Must be equal to highest clock ID increased by one.
  344. */
  345. #define NR_CLKS_DMC 13
  346. #endif /* _DT_BINDINGS_CLOCK_SAMSUNG_EXYNOS4415_CLOCK_H */